blob: 9420021d640778ef81e995dc64455a555c3ca8ce [file] [log] [blame]
Ruchika Gupta8ca8d822010-12-15 17:02:08 +00001/*
2 * Copyright 2010-2011 Freescale Semiconductor, Inc.
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Ruchika Gupta8ca8d822010-12-15 17:02:08 +00005 */
6
7#ifndef __FSL_SECURE_BOOT_H
8#define __FSL_SECURE_BOOT_H
gaurav rana8b5ea652015-02-27 09:46:17 +05309#include <asm/config_mpc85xx.h>
Ruchika Gupta8ca8d822010-12-15 17:02:08 +000010
Po Liud1030092013-08-21 14:20:21 +080011#ifdef CONFIG_SECURE_BOOT
Aneesh Bansal43104702016-01-22 16:37:24 +053012
13#ifndef CONFIG_FIT_SIGNATURE
14#define CONFIG_CHAIN_OF_TRUST
gaurav rana8b5ea652015-02-27 09:46:17 +053015#endif
16
Ruchika Gupta8ca8d822010-12-15 17:02:08 +000017#if defined(CONFIG_FSL_CORENET)
18#define CONFIG_SYS_PBI_FLASH_BASE 0xc0000000
Aneesh Bansalbf955b22014-03-12 00:07:27 +053019#elif defined(CONFIG_BSC9132QDS)
20#define CONFIG_SYS_PBI_FLASH_BASE 0xc8000000
Aneesh Bansal11421b42014-12-12 15:35:04 +053021#elif defined(CONFIG_C29XPCIE)
22#define CONFIG_SYS_PBI_FLASH_BASE 0xcc000000
Ruchika Gupta8ca8d822010-12-15 17:02:08 +000023#else
24#define CONFIG_SYS_PBI_FLASH_BASE 0xce000000
25#endif
26#define CONFIG_SYS_PBI_FLASH_WINDOW 0xcff80000
27
Aneesh Bansalc25baec2014-03-18 23:40:59 +053028#if defined(CONFIG_B4860QDS) || \
29 defined(CONFIG_T4240QDS) || \
Aneesh Bansala02a44b2014-03-18 23:41:14 +053030 defined(CONFIG_T2080QDS) || \
Aneesh Bansalb6425492014-04-22 15:17:06 +053031 defined(CONFIG_T2080RDB) || \
Aneesh Bansala02a44b2014-03-18 23:41:14 +053032 defined(CONFIG_T1040QDS) || \
gaurav ranaabfd4482015-03-26 15:52:47 +053033 defined(CONFIG_T104xD4QDS) || \
Shengzhou Liue6fb7702014-11-24 17:11:54 +080034 defined(CONFIG_T104xRDB) || \
gaurav ranaabfd4482015-03-26 15:52:47 +053035 defined(CONFIG_T104xD4RDB) || \
Shengzhou Liue6fb7702014-11-24 17:11:54 +080036 defined(CONFIG_PPC_T1023) || \
37 defined(CONFIG_PPC_T1024)
Aneesh Bansal8bcbc272014-03-18 23:40:26 +053038#define CONFIG_SYS_CPC_REINIT_F
gaurav rana8b5ea652015-02-27 09:46:17 +053039#define CONFIG_KEY_REVOCATION
Aneesh Bansal8bcbc272014-03-18 23:40:26 +053040#undef CONFIG_SYS_INIT_L3_ADDR
41#define CONFIG_SYS_INIT_L3_ADDR 0xbff00000
42#endif
43
Aneesh Bansale0f50152015-06-16 10:36:00 +053044#if defined(CONFIG_RAMBOOT_PBL)
45#undef CONFIG_SYS_INIT_L3_ADDR
46#define CONFIG_SYS_INIT_L3_ADDR 0xbff00000
47#endif
48
gaurav rana8b5ea652015-02-27 09:46:17 +053049#if defined(CONFIG_C29XPCIE)
50#define CONFIG_KEY_REVOCATION
51#endif
52
53#if defined(CONFIG_PPC_P3041) || \
54 defined(CONFIG_PPC_P4080) || \
55 defined(CONFIG_PPC_P5020) || \
56 defined(CONFIG_PPC_P5040) || \
57 defined(CONFIG_PPC_P2041)
58 #define CONFIG_FSL_TRUST_ARCH_v1
59#endif
60
Aneesh Bansald31bb3e2015-07-31 14:10:03 +053061#if defined(CONFIG_FSL_CORENET) && !defined(CONFIG_SYS_RAMBOOT)
gaurav rana8b5ea652015-02-27 09:46:17 +053062/* The key used for verification of next level images
63 * is picked up from an Extension Table which has
64 * been verified by the ISBC (Internal Secure boot Code)
Aneesh Bansald31bb3e2015-07-31 14:10:03 +053065 * in boot ROM of the SoC.
66 * The feature is only applicable in case of NOR boot and is
67 * not applicable in case of RAMBOOT (NAND, SD, SPI).
gaurav rana8b5ea652015-02-27 09:46:17 +053068 */
69#define CONFIG_FSL_ISBC_KEY_EXT
70#endif
Aneesh Bansal43104702016-01-22 16:37:24 +053071#endif /* #ifdef CONFIG_SECURE_BOOT */
gaurav rana8b5ea652015-02-27 09:46:17 +053072
Aneesh Bansal43104702016-01-22 16:37:24 +053073#ifdef CONFIG_CHAIN_OF_TRUST
74
Sumit Gargf6d96cb2016-07-14 12:27:51 -040075#ifdef CONFIG_SPL_BUILD
76#define CONFIG_SPL_DM 1
77#define CONFIG_SPL_CRYPTO_SUPPORT
78#define CONFIG_SPL_HASH_SUPPORT
79#define CONFIG_SPL_RSA
80#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
81/*
82 * PPAACT and SPAACT table for PAMU must be placed on DDR after DDR init
83 * due to space crunch on CPC and thus malloc will not work.
84 */
85#define CONFIG_SPL_PPAACT_ADDR 0x2e000000
86#define CONFIG_SPL_SPAACT_ADDR 0x2f000000
87#define CONFIG_SPL_JR0_LIODN_S 454
88#define CONFIG_SPL_JR0_LIODN_NS 458
89/*
90 * Define the key hash for U-Boot here if public/private key pair used to
91 * sign U-boot are different from the SRK hash put in the fuse
92 * Example of defining KEY_HASH is
93 * #define CONFIG_SPL_UBOOT_KEY_HASH \
94 * "41066b564c6ffcef40ccbc1e0a5d0d519604000c785d97bbefd25e4d288d1c8b"
95 * else leave it defined as NULL
96 */
97
98#define CONFIG_SPL_UBOOT_KEY_HASH NULL
99#endif /* ifdef CONFIG_SPL_BUILD */
100
Aneesh Bansal43104702016-01-22 16:37:24 +0530101#define CONFIG_CMD_ESBC_VALIDATE
102#define CONFIG_CMD_BLOB
103#define CONFIG_FSL_SEC_MON
104#define CONFIG_SHA_PROG_HW_ACCEL
Aneesh Bansal43104702016-01-22 16:37:24 +0530105#define CONFIG_RSA_FREESCALE_EXP
106
Aneesh Bansal43104702016-01-22 16:37:24 +0530107#ifndef CONFIG_FSL_CAAM
108#define CONFIG_FSL_CAAM
109#endif
110
Sumit Gargf6d96cb2016-07-14 12:27:51 -0400111#ifndef CONFIG_SPL_BUILD
112/*
113 * fsl_setenv_chain_of_trust() must be called from
Aneesh Bansalc6249092016-01-22 16:37:27 +0530114 * board_late_init()
115 */
116#ifndef CONFIG_BOARD_LATE_INIT
117#define CONFIG_BOARD_LATE_INIT
118#endif
119
Aneesh Bansalb69061d2015-06-16 10:36:43 +0530120/* If Boot Script is not on NOR and is required to be copied on RAM */
121#ifdef CONFIG_BOOTSCRIPT_COPY_RAM
122#define CONFIG_BS_HDR_ADDR_RAM 0x00010000
123#define CONFIG_BS_HDR_ADDR_FLASH 0x00800000
124#define CONFIG_BS_HDR_SIZE 0x00002000
125#define CONFIG_BS_ADDR_RAM 0x00012000
126#define CONFIG_BS_ADDR_FLASH 0x00802000
127#define CONFIG_BS_SIZE 0x00001000
128
129#define CONFIG_BOOTSCRIPT_HDR_ADDR CONFIG_BS_HDR_ADDR_RAM
130#else
131
gaurav ranaf79323c2015-03-10 14:08:50 +0530132/* The bootscript header address is different for B4860 because the NOR
133 * mapping is different on B4 due to reduced NOR size.
134 */
135#if defined(CONFIG_B4860QDS)
136#define CONFIG_BOOTSCRIPT_HDR_ADDR 0xecc00000
137#elif defined(CONFIG_FSL_CORENET)
138#define CONFIG_BOOTSCRIPT_HDR_ADDR 0xe8e00000
139#elif defined(CONFIG_BSC9132QDS)
140#define CONFIG_BOOTSCRIPT_HDR_ADDR 0x88020000
141#elif defined(CONFIG_C29XPCIE)
142#define CONFIG_BOOTSCRIPT_HDR_ADDR 0xec020000
143#else
144#define CONFIG_BOOTSCRIPT_HDR_ADDR 0xee020000
145#endif
146
Aneesh Bansal43104702016-01-22 16:37:24 +0530147#endif /* #ifdef CONFIG_BOOTSCRIPT_COPY_RAM */
gaurav ranaf79323c2015-03-10 14:08:50 +0530148
Aneesh Bansal43104702016-01-22 16:37:24 +0530149#include <config_fsl_chain_trust.h>
Sumit Gargf6d96cb2016-07-14 12:27:51 -0400150#endif /* #ifndef CONFIG_SPL_BUILD */
Aneesh Bansal43104702016-01-22 16:37:24 +0530151#endif /* #ifdef CONFIG_CHAIN_OF_TRUST */
Po Liud1030092013-08-21 14:20:21 +0800152#endif