blob: 115ad7ff7ab22f99886031e9298fe12693a95ddc [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Li Yang5f999732011-07-26 09:50:46 -05002/*
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Li Yang5f999732011-07-26 09:50:46 -05004 */
5
6/*
7 * QorIQ RDB boards configuration file
8 */
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
York Sun1dc69a62016-11-17 13:12:38 -080012#if defined(CONFIG_TARGET_P1020MBG)
Scott Wood98c02b52012-08-20 13:16:30 +000013#define CONFIG_BOARDNAME "P1020MBG-PC"
Li Yang5f999732011-07-26 09:50:46 -050014#define CONFIG_VSC7385_ENET
15#define CONFIG_SLIC
16#define __SW_BOOT_MASK 0x03
17#define __SW_BOOT_NOR 0xe4
18#define __SW_BOOT_SD 0x54
Scott Wood03fedda2012-10-12 18:02:24 -050019#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050020#endif
21
York Sun8f250f92016-11-17 13:53:54 -080022#if defined(CONFIG_TARGET_P1020UTM)
Scott Wood98c02b52012-08-20 13:16:30 +000023#define CONFIG_BOARDNAME "P1020UTM-PC"
Li Yang5f999732011-07-26 09:50:46 -050024#define __SW_BOOT_MASK 0x03
25#define __SW_BOOT_NOR 0xe0
26#define __SW_BOOT_SD 0x50
Scott Wood03fedda2012-10-12 18:02:24 -050027#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050028#endif
29
York Sun443108bf2016-11-17 13:52:44 -080030#if defined(CONFIG_TARGET_P1020RDB_PC)
Scott Wood98c02b52012-08-20 13:16:30 +000031#define CONFIG_BOARDNAME "P1020RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -050032#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -050033#define CONFIG_VSC7385_ENET
34#define CONFIG_SLIC
35#define __SW_BOOT_MASK 0x03
36#define __SW_BOOT_NOR 0x5c
37#define __SW_BOOT_SPI 0x1c
38#define __SW_BOOT_SD 0x9c
39#define __SW_BOOT_NAND 0xec
40#define __SW_BOOT_PCIE 0x6c
Scott Wood03fedda2012-10-12 18:02:24 -050041#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -050042#endif
43
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080044/*
45 * P1020RDB-PD board has user selectable switches for evaluating different
46 * frequency and boot options for the P1020 device. The table that
47 * follow describe the available options. The front six binary number was in
48 * accordance with SW3[1:6].
49 * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off
50 * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off
51 * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off
52 * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off
53 * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off
54 * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off
55 * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off
56 */
York Sun06732382016-11-17 13:53:33 -080057#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080058#define CONFIG_BOARDNAME "P1020RDB-PD"
59#define CONFIG_NAND_FSL_ELBC
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080060#define CONFIG_VSC7385_ENET
61#define CONFIG_SLIC
62#define __SW_BOOT_MASK 0x03
63#define __SW_BOOT_NOR 0x64
64#define __SW_BOOT_SPI 0x34
65#define __SW_BOOT_SD 0x24
66#define __SW_BOOT_NAND 0x44
67#define __SW_BOOT_PCIE 0x74
68#define CONFIG_SYS_L2_SIZE (256 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080069/*
70 * Dynamic MTD Partition support with mtdparts
71 */
72#define CONFIG_MTD_DEVICE
73#define CONFIG_MTD_PARTITIONS
Yangbo Lu140b2bb2014-10-16 10:58:55 +080074#define CONFIG_FLASH_CFI_MTD
Haijun.Zhanga434d0a2013-06-28 10:47:09 +080075#endif
76
York Sunba38a352016-11-17 13:43:18 -080077#if defined(CONFIG_TARGET_P1021RDB)
Scott Wood98c02b52012-08-20 13:16:30 +000078#define CONFIG_BOARDNAME "P1021RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -050079#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -050080#define CONFIG_QE
Li Yang5f999732011-07-26 09:50:46 -050081#define CONFIG_VSC7385_ENET
82#define CONFIG_SYS_LBC_LBCR 0x00080000 /* Implement conversion of
83 addresses in the LBC */
84#define __SW_BOOT_MASK 0x03
85#define __SW_BOOT_NOR 0x5c
86#define __SW_BOOT_SPI 0x1c
87#define __SW_BOOT_SD 0x9c
88#define __SW_BOOT_NAND 0xec
89#define __SW_BOOT_PCIE 0x6c
Scott Wood03fedda2012-10-12 18:02:24 -050090#define CONFIG_SYS_L2_SIZE (256 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +080091/*
92 * Dynamic MTD Partition support with mtdparts
93 */
94#define CONFIG_MTD_DEVICE
95#define CONFIG_MTD_PARTITIONS
Yangbo Lu140b2bb2014-10-16 10:58:55 +080096#define CONFIG_FLASH_CFI_MTD
Li Yang5f999732011-07-26 09:50:46 -050097#endif
98
York Sun028f29c2016-11-17 13:48:39 -080099#if defined(CONFIG_TARGET_P1024RDB)
Li Yang5f999732011-07-26 09:50:46 -0500100#define CONFIG_BOARDNAME "P1024RDB"
101#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -0500102#define CONFIG_SLIC
Li Yang5f999732011-07-26 09:50:46 -0500103#define __SW_BOOT_MASK 0xf3
104#define __SW_BOOT_NOR 0x00
105#define __SW_BOOT_SPI 0x08
106#define __SW_BOOT_SD 0x04
107#define __SW_BOOT_NAND 0x0c
Scott Wood03fedda2012-10-12 18:02:24 -0500108#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -0500109#endif
110
York Suncc05c622016-11-17 14:10:14 -0800111#if defined(CONFIG_TARGET_P1025RDB)
Li Yang5f999732011-07-26 09:50:46 -0500112#define CONFIG_BOARDNAME "P1025RDB"
113#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -0500114#define CONFIG_QE
115#define CONFIG_SLIC
Li Yang5f999732011-07-26 09:50:46 -0500116
117#define CONFIG_SYS_LBC_LBCR 0x00080000 /* Implement conversion of
118 addresses in the LBC */
119#define __SW_BOOT_MASK 0xf3
120#define __SW_BOOT_NOR 0x00
121#define __SW_BOOT_SPI 0x08
122#define __SW_BOOT_SD 0x04
123#define __SW_BOOT_NAND 0x0c
Scott Wood03fedda2012-10-12 18:02:24 -0500124#define CONFIG_SYS_L2_SIZE (256 << 10)
Li Yang5f999732011-07-26 09:50:46 -0500125#endif
126
York Sun9c01ff22016-11-17 14:19:18 -0800127#if defined(CONFIG_TARGET_P2020RDB)
128#define CONFIG_BOARDNAME "P2020RDB-PC"
Li Yang5f999732011-07-26 09:50:46 -0500129#define CONFIG_NAND_FSL_ELBC
Li Yang5f999732011-07-26 09:50:46 -0500130#define CONFIG_VSC7385_ENET
131#define __SW_BOOT_MASK 0x03
132#define __SW_BOOT_NOR 0xc8
133#define __SW_BOOT_SPI 0x28
134#define __SW_BOOT_SD 0x68 /* or 0x18 */
135#define __SW_BOOT_NAND 0xe8
136#define __SW_BOOT_PCIE 0xa8
Scott Wood03fedda2012-10-12 18:02:24 -0500137#define CONFIG_SYS_L2_SIZE (512 << 10)
Yangbo Lu140b2bb2014-10-16 10:58:55 +0800138/*
139 * Dynamic MTD Partition support with mtdparts
140 */
141#define CONFIG_MTD_DEVICE
142#define CONFIG_MTD_PARTITIONS
Yangbo Lu140b2bb2014-10-16 10:58:55 +0800143#define CONFIG_FLASH_CFI_MTD
Li Yang5f999732011-07-26 09:50:46 -0500144#endif
145
146#ifdef CONFIG_SDCARD
Ying Zhang28027d72013-09-06 17:30:56 +0800147#define CONFIG_SPL_FLUSH_IMAGE
148#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhang28027d72013-09-06 17:30:56 +0800149#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhang25daf572014-01-24 15:50:06 +0800150#define CONFIG_SPL_PAD_TO 0x20000
151#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530152#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +0800153#define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
154#define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +0800155#define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10)
Ying Zhang28027d72013-09-06 17:30:56 +0800156#define CONFIG_SYS_MPC85XX_NO_RESETVEC
157#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
158#define CONFIG_SPL_MMC_BOOT
159#ifdef CONFIG_SPL_BUILD
160#define CONFIG_SPL_COMMON_INIT_DDR
161#endif
Li Yang5f999732011-07-26 09:50:46 -0500162#endif
163
164#ifdef CONFIG_SPIFLASH
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800165#define CONFIG_SPL_SPI_FLASH_MINIMAL
166#define CONFIG_SPL_FLUSH_IMAGE
167#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800168#define CONFIG_SPL_TEXT_BASE 0xf8f81000
Ying Zhang25daf572014-01-24 15:50:06 +0800169#define CONFIG_SPL_PAD_TO 0x20000
170#define CONFIG_SPL_MAX_SIZE (128 * 1024)
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530171#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800172#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
173#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
Ying Zhang25daf572014-01-24 15:50:06 +0800174#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800175#define CONFIG_SYS_MPC85XX_NO_RESETVEC
176#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
177#define CONFIG_SPL_SPI_BOOT
178#ifdef CONFIG_SPL_BUILD
179#define CONFIG_SPL_COMMON_INIT_DDR
180#endif
Li Yang5f999732011-07-26 09:50:46 -0500181#endif
182
Scott Wood6915cc22012-09-21 16:31:00 -0500183#ifdef CONFIG_NAND
Ying Zhangb8b404d2013-09-06 17:30:58 +0800184#ifdef CONFIG_TPL_BUILD
185#define CONFIG_SPL_NAND_BOOT
186#define CONFIG_SPL_FLUSH_IMAGE
Ying Zhangb8b404d2013-09-06 17:30:58 +0800187#define CONFIG_SPL_NAND_INIT
Ying Zhangb8b404d2013-09-06 17:30:58 +0800188#define CONFIG_SPL_COMMON_INIT_DDR
189#define CONFIG_SPL_MAX_SIZE (128 << 10)
190#define CONFIG_SPL_TEXT_BASE 0xf8f81000
191#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530192#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800193#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
194#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
195#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
196#elif defined(CONFIG_SPL_BUILD)
Scott Wood6915cc22012-09-21 16:31:00 -0500197#define CONFIG_SPL_INIT_MINIMAL
Scott Wood6915cc22012-09-21 16:31:00 -0500198#define CONFIG_SPL_FLUSH_IMAGE
199#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhangb8b404d2013-09-06 17:30:58 +0800200#define CONFIG_SPL_TEXT_BASE 0xff800000
Benoît Thébaudeauf0180722013-04-11 09:35:49 +0000201#define CONFIG_SPL_MAX_SIZE 4096
Ying Zhangb8b404d2013-09-06 17:30:58 +0800202#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
203#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
204#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
205#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
206#endif /* not CONFIG_TPL_BUILD */
Scott Wood03fedda2012-10-12 18:02:24 -0500207
Ying Zhangb8b404d2013-09-06 17:30:58 +0800208#define CONFIG_SPL_PAD_TO 0x20000
209#define CONFIG_TPL_PAD_TO 0x20000
210#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
Ying Zhangb8b404d2013-09-06 17:30:58 +0800211#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
Li Yang5f999732011-07-26 09:50:46 -0500212#endif
213
Li Yang5f999732011-07-26 09:50:46 -0500214#ifndef CONFIG_RESET_VECTOR_ADDRESS
215#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
216#endif
217
218#ifndef CONFIG_SYS_MONITOR_BASE
Scott Wood6915cc22012-09-21 16:31:00 -0500219#ifdef CONFIG_SPL_BUILD
220#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
221#else
Li Yang5f999732011-07-26 09:50:46 -0500222#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
223#endif
Scott Wood6915cc22012-09-21 16:31:00 -0500224#endif
Li Yang5f999732011-07-26 09:50:46 -0500225
Li Yang5f999732011-07-26 09:50:46 -0500226#define CONFIG_MP
227
Robert P. J. Daya8099812016-05-03 19:52:49 -0400228#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
229#define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
Li Yang5f999732011-07-26 09:50:46 -0500230#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
Gabor Juhosb4458732013-05-30 07:06:12 +0000231#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Li Yang5f999732011-07-26 09:50:46 -0500232#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
233#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
234
Li Yang5f999732011-07-26 09:50:46 -0500235#define CONFIG_ENV_OVERWRITE
236
Li Yang5f999732011-07-26 09:50:46 -0500237#define CONFIG_SYS_SATA_MAX_DEVICE 2
Li Yang5f999732011-07-26 09:50:46 -0500238#define CONFIG_LBA48
239
York Sun9c01ff22016-11-17 14:19:18 -0800240#if defined(CONFIG_TARGET_P2020RDB)
Li Yang5f999732011-07-26 09:50:46 -0500241#define CONFIG_SYS_CLK_FREQ 100000000
242#else
243#define CONFIG_SYS_CLK_FREQ 66666666
244#endif
245#define CONFIG_DDR_CLK_FREQ 66666666
246
247#define CONFIG_HWCONFIG
248/*
249 * These can be toggled for performance analysis, otherwise use default.
250 */
251#define CONFIG_L2_CACHE
252#define CONFIG_BTB
253
Li Yang5f999732011-07-26 09:50:46 -0500254#define CONFIG_ENABLE_36BIT_PHYS
Li Yang5f999732011-07-26 09:50:46 -0500255
256#ifdef CONFIG_PHYS_64BIT
257#define CONFIG_ADDR_MAP 1
258#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
259#endif
260
261#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
262#define CONFIG_SYS_MEMTEST_END 0x1fffffff
Li Yang5f999732011-07-26 09:50:46 -0500263
264#define CONFIG_SYS_CCSRBAR 0xffe00000
265#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
266
267/* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k
268 SPL code*/
Scott Wood6915cc22012-09-21 16:31:00 -0500269#ifdef CONFIG_SPL_BUILD
Li Yang5f999732011-07-26 09:50:46 -0500270#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
271#endif
272
273/* DDR Setup */
York Sun66f05142012-02-29 12:36:51 +0000274#define CONFIG_SYS_DDR_RAW_TIMING
Li Yang5f999732011-07-26 09:50:46 -0500275#define CONFIG_DDR_SPD
276#define CONFIG_SYS_SPD_BUS_NUM 1
277#define SPD_EEPROM_ADDRESS 0x52
York Sunbd495cf2011-09-16 13:21:35 -0700278#undef CONFIG_FSL_DDR_INTERACTIVE
Li Yang5f999732011-07-26 09:50:46 -0500279
York Sun06732382016-11-17 13:53:33 -0800280#if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
Li Yang5f999732011-07-26 09:50:46 -0500281#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G
282#define CONFIG_CHIP_SELECTS_PER_CTRL 2
283#else
284#define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_1G
285#define CONFIG_CHIP_SELECTS_PER_CTRL 1
286#endif
287#define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19))
288#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
289#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
290
Li Yang5f999732011-07-26 09:50:46 -0500291#define CONFIG_DIMM_SLOTS_PER_CTLR 1
292
293/* Default settings for DDR3 */
York Sun9c01ff22016-11-17 14:19:18 -0800294#ifndef CONFIG_TARGET_P2020RDB
Li Yang5f999732011-07-26 09:50:46 -0500295#define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
296#define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
297#define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
298#define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f
299#define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
300#define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000
301
302#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
303#define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
304#define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
305#define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
306
307#define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
308#define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608
309#define CONFIG_SYS_DDR_SR_CNTR 0x00000000
310#define CONFIG_SYS_DDR_RCW_1 0x00000000
311#define CONFIG_SYS_DDR_RCW_2 0x00000000
312#define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */
313#define CONFIG_SYS_DDR_CONTROL_2 0x04401050
314#define CONFIG_SYS_DDR_TIMING_4 0x00220001
315#define CONFIG_SYS_DDR_TIMING_5 0x03402400
316
317#define CONFIG_SYS_DDR_TIMING_3 0x00020000
318#define CONFIG_SYS_DDR_TIMING_0 0x00330004
319#define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846
320#define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF
321#define CONFIG_SYS_DDR_CLK_CTRL 0x03000000
322#define CONFIG_SYS_DDR_MODE_1 0x40461520
323#define CONFIG_SYS_DDR_MODE_2 0x8000c000
324#define CONFIG_SYS_DDR_INTERVAL 0x0C300000
325#endif
326
327#undef CONFIG_CLOCKS_IN_MHZ
328
329/*
330 * Memory map
331 *
Scott Wood5e621872012-10-02 19:35:18 -0500332 * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable
Li Yang5f999732011-07-26 09:50:46 -0500333 * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3)
Scott Wood5e621872012-10-02 19:35:18 -0500334 * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1
Scott Wood03fedda2012-10-12 18:02:24 -0500335 * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 512K cacheable
336 * (early boot only)
Scott Wood5e621872012-10-02 19:35:18 -0500337 * 0xff80_0000 0xff80_7fff NAND flash 32K non-cacheable CS1/0
338 * 0xff98_0000 0xff98_ffff PMC 64K non-cacheable CS2
339 * 0xffa0_0000 0xffaf_ffff CPLD 1M non-cacheable CS3
340 * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable CS2
Li Yang5f999732011-07-26 09:50:46 -0500341 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500342 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable
Scott Wood5e621872012-10-02 19:35:18 -0500343 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
Li Yang5f999732011-07-26 09:50:46 -0500344 */
345
Li Yang5f999732011-07-26 09:50:46 -0500346/*
347 * Local Bus Definitions
348 */
York Sun06732382016-11-17 13:53:33 -0800349#if (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
Li Yang5f999732011-07-26 09:50:46 -0500350#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
351#define CONFIG_SYS_FLASH_BASE 0xec000000
York Sun8f250f92016-11-17 13:53:54 -0800352#elif defined(CONFIG_TARGET_P1020UTM)
Li Yang5f999732011-07-26 09:50:46 -0500353#define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */
354#define CONFIG_SYS_FLASH_BASE 0xee000000
355#else
356#define CONFIG_SYS_MAX_FLASH_SECT 128 /* 16M */
357#define CONFIG_SYS_FLASH_BASE 0xef000000
358#endif
359
Li Yang5f999732011-07-26 09:50:46 -0500360#ifdef CONFIG_PHYS_64BIT
361#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
362#else
363#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
364#endif
365
Timur Tabib56570c2012-07-06 07:39:26 +0000366#define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500367 | BR_PS_16 | BR_V)
368
369#define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
370
371#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
372#define CONFIG_SYS_FLASH_QUIET_TEST
373#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
374
375#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
376
377#undef CONFIG_SYS_FLASH_CHECKSUM
378#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
379#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
380
381#define CONFIG_FLASH_CFI_DRIVER
382#define CONFIG_SYS_FLASH_CFI
383#define CONFIG_SYS_FLASH_EMPTY_INFO
384#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
385
386/* Nand Flash */
387#ifdef CONFIG_NAND_FSL_ELBC
388#define CONFIG_SYS_NAND_BASE 0xff800000
389#ifdef CONFIG_PHYS_64BIT
390#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
391#else
392#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
393#endif
394
395#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
396#define CONFIG_SYS_MAX_NAND_DEVICE 1
York Sun06732382016-11-17 13:53:33 -0800397#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800398#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
399#else
Li Yang5f999732011-07-26 09:50:46 -0500400#define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800401#endif
Li Yang5f999732011-07-26 09:50:46 -0500402
Timur Tabib56570c2012-07-06 07:39:26 +0000403#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
Li Yang5f999732011-07-26 09:50:46 -0500404 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
405 | BR_PS_8 /* Port Size = 8 bit */ \
406 | BR_MS_FCM /* MSEL = FCM */ \
407 | BR_V) /* valid */
York Sun06732382016-11-17 13:53:33 -0800408#if defined(CONFIG_TARGET_P1020RDB_PD)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800409#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \
410 | OR_FCM_PGS /* Large Page*/ \
411 | OR_FCM_CSCT \
412 | OR_FCM_CST \
413 | OR_FCM_CHT \
414 | OR_FCM_SCY_1 \
415 | OR_FCM_TRLX \
416 | OR_FCM_EHTR)
417#else
Li Yang5f999732011-07-26 09:50:46 -0500418#define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* small page */ \
419 | OR_FCM_CSCT \
420 | OR_FCM_CST \
421 | OR_FCM_CHT \
422 | OR_FCM_SCY_1 \
423 | OR_FCM_TRLX \
424 | OR_FCM_EHTR)
Haijun.Zhanga434d0a2013-06-28 10:47:09 +0800425#endif
Li Yang5f999732011-07-26 09:50:46 -0500426#endif /* CONFIG_NAND_FSL_ELBC */
427
Li Yang5f999732011-07-26 09:50:46 -0500428#define CONFIG_SYS_INIT_RAM_LOCK
429#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
430#ifdef CONFIG_PHYS_64BIT
431#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
432#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
433/* The assembler doesn't like typecast */
434#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
435 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
436 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
437#else
438/* Initial L1 address */
439#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
440#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
441#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
442#endif
443/* Size of used area in RAM */
444#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
445
446#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
447 GENERATED_GBL_DATA_SIZE)
448#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
449
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530450#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Li Yang5f999732011-07-26 09:50:46 -0500451#define CONFIG_SYS_MALLOC_LEN (1024 * 1024)/* Reserved for malloc */
452
453#define CONFIG_SYS_CPLD_BASE 0xffa00000
454#ifdef CONFIG_PHYS_64BIT
455#define CONFIG_SYS_CPLD_BASE_PHYS 0xfffa00000ull
456#else
457#define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
458#endif
459/* CPLD config size: 1Mb */
460#define CONFIG_CPLD_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) | \
461 BR_PS_8 | BR_V)
462#define CONFIG_CPLD_OR_PRELIM (0xfff009f7)
463
464#define CONFIG_SYS_PMC_BASE 0xff980000
465#define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE
466#define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \
467 BR_PS_8 | BR_V)
468#define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \
469 OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \
470 OR_GPCM_EAD)
471
Scott Wood6915cc22012-09-21 16:31:00 -0500472#ifdef CONFIG_NAND
Li Yang5f999732011-07-26 09:50:46 -0500473#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
474#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
475#define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
476#define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
477#else
478#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
479#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
480#ifdef CONFIG_NAND_FSL_ELBC
481#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */
482#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
483#endif
484#endif
485#define CONFIG_SYS_BR3_PRELIM CONFIG_CPLD_BR_PRELIM /* CPLD Base Address */
486#define CONFIG_SYS_OR3_PRELIM CONFIG_CPLD_OR_PRELIM /* CPLD Options */
487
Li Yang5f999732011-07-26 09:50:46 -0500488/* Vsc7385 switch */
489#ifdef CONFIG_VSC7385_ENET
490#define CONFIG_SYS_VSC7385_BASE 0xffb00000
491
492#ifdef CONFIG_PHYS_64BIT
493#define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull
494#else
495#define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE
496#endif
497
498#define CONFIG_SYS_VSC7385_BR_PRELIM \
499 (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V)
500#define CONFIG_SYS_VSC7385_OR_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | \
501 OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_SETA | \
502 OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD)
503
504#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_VSC7385_BR_PRELIM
505#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_VSC7385_OR_PRELIM
506
507/* The size of the VSC7385 firmware image */
508#define CONFIG_VSC7385_IMAGE_SIZE 8192
509#endif
510
Ying Zhang28027d72013-09-06 17:30:56 +0800511/*
512 * Config the L2 Cache as L2 SRAM
513*/
514#if defined(CONFIG_SPL_BUILD)
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800515#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
Ying Zhang28027d72013-09-06 17:30:56 +0800516#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
517#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
518#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
519#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
Ying Zhang28027d72013-09-06 17:30:56 +0800520#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
Ying Zhang354846f2014-01-24 15:50:07 +0800521#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024)
522#define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
523#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024)
York Sun9c01ff22016-11-17 14:19:18 -0800524#if defined(CONFIG_TARGET_P2020RDB)
Ying Zhang354846f2014-01-24 15:50:07 +0800525#define CONFIG_SPL_RELOC_MALLOC_SIZE (364 << 10)
526#else
527#define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10)
528#endif
Ying Zhangb8b404d2013-09-06 17:30:58 +0800529#elif defined(CONFIG_NAND)
530#ifdef CONFIG_TPL_BUILD
531#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
532#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
533#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
534#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
535#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
536#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
537#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
538#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
539#else
540#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
541#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
542#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
543#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000)
544#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
545#endif /* CONFIG_TPL_BUILD */
Ying Zhang28027d72013-09-06 17:30:56 +0800546#endif
547#endif
548
Li Yang5f999732011-07-26 09:50:46 -0500549/* Serial Port - controlled on board with jumper J8
550 * open - index 2
551 * shorted - index 1
552 */
Li Yang5f999732011-07-26 09:50:46 -0500553#undef CONFIG_SERIAL_SOFTWARE_FIFO
Li Yang5f999732011-07-26 09:50:46 -0500554#define CONFIG_SYS_NS16550_SERIAL
555#define CONFIG_SYS_NS16550_REG_SIZE 1
556#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Ying Zhang28027d72013-09-06 17:30:56 +0800557#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
Li Yang5f999732011-07-26 09:50:46 -0500558#define CONFIG_NS16550_MIN_FUNCTIONS
559#endif
560
561#define CONFIG_SYS_BAUDRATE_TABLE \
562 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
563
564#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
565#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
566
Li Yang5f999732011-07-26 09:50:46 -0500567/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200568#define CONFIG_SYS_I2C
569#define CONFIG_SYS_I2C_FSL
570#define CONFIG_SYS_FSL_I2C_SPEED 400000
571#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
572#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
573#define CONFIG_SYS_FSL_I2C2_SPEED 400000
574#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
575#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
576#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Li Yang5f999732011-07-26 09:50:46 -0500577#define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
Li Yang5f999732011-07-26 09:50:46 -0500578#define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */
579
580/*
581 * I2C2 EEPROM
582 */
583#undef CONFIG_ID_EEPROM
584
585#define CONFIG_RTC_PT7C4338
586#define CONFIG_SYS_I2C_RTC_ADDR 0x68
587#define CONFIG_SYS_I2C_PCA9557_ADDR 0x18
588
589/* enable read and write access to EEPROM */
Li Yang5f999732011-07-26 09:50:46 -0500590#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
591#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
592#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
593
594/*
595 * eSPI - Enhanced SPI
596 */
597#define CONFIG_HARD_SPI
Li Yang5f999732011-07-26 09:50:46 -0500598
599#if defined(CONFIG_SPI_FLASH)
Li Yang5f999732011-07-26 09:50:46 -0500600#define CONFIG_SF_DEFAULT_SPEED 10000000
601#define CONFIG_SF_DEFAULT_MODE 0
602#endif
603
604#if defined(CONFIG_PCI)
605/*
606 * General PCI
607 * Memory space is mapped 1-1, but I/O space must start from 0.
608 */
609
610/* controller 2, direct to uli, tgtid 2, Base address 9000 */
611#define CONFIG_SYS_PCIE2_NAME "PCIe SLOT"
612#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
613#ifdef CONFIG_PHYS_64BIT
614#define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
615#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
616#else
617#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
618#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
619#endif
620#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
621#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
622#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
623#ifdef CONFIG_PHYS_64BIT
624#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
625#else
626#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
627#endif
628#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
629
630/* controller 1, Slot 2, tgtid 1, Base address a000 */
631#define CONFIG_SYS_PCIE1_NAME "mini PCIe SLOT"
632#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
633#ifdef CONFIG_PHYS_64BIT
634#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
635#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
636#else
637#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
638#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
639#endif
640#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
641#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
642#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
643#ifdef CONFIG_PHYS_64BIT
644#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
645#else
646#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
647#endif
648#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
649
Li Yang5f999732011-07-26 09:50:46 -0500650#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Li Yang5f999732011-07-26 09:50:46 -0500651#endif /* CONFIG_PCI */
652
653#if defined(CONFIG_TSEC_ENET)
Li Yang5f999732011-07-26 09:50:46 -0500654#define CONFIG_MII /* MII PHY management */
655#define CONFIG_TSEC1
656#define CONFIG_TSEC1_NAME "eTSEC1"
657#define CONFIG_TSEC2
658#define CONFIG_TSEC2_NAME "eTSEC2"
659#define CONFIG_TSEC3
660#define CONFIG_TSEC3_NAME "eTSEC3"
661
662#define TSEC1_PHY_ADDR 2
663#define TSEC2_PHY_ADDR 0
664#define TSEC3_PHY_ADDR 1
665
666#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
667#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
668#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
669
670#define TSEC1_PHYIDX 0
671#define TSEC2_PHYIDX 0
672#define TSEC3_PHYIDX 0
673
674#define CONFIG_ETHPRIME "eTSEC1"
675
Li Yang5f999732011-07-26 09:50:46 -0500676#define CONFIG_HAS_ETH0
677#define CONFIG_HAS_ETH1
678#define CONFIG_HAS_ETH2
679#endif /* CONFIG_TSEC_ENET */
680
681#ifdef CONFIG_QE
682/* QE microcode/firmware address */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600683#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiang83a90842014-03-21 16:21:44 +0800684#define CONFIG_SYS_QE_FW_ADDR 0xefec0000
Timur Tabi275f4bb2011-11-22 09:21:25 -0600685#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
Li Yang5f999732011-07-26 09:50:46 -0500686#endif /* CONFIG_QE */
687
York Suncc05c622016-11-17 14:10:14 -0800688#ifdef CONFIG_TARGET_P1025RDB
Li Yang5f999732011-07-26 09:50:46 -0500689/*
690 * QE UEC ethernet configuration
691 */
692#define CONFIG_MIIM_ADDRESS (CONFIG_SYS_CCSRBAR + 0x82120)
693
694#undef CONFIG_UEC_ETH
695#define CONFIG_PHY_MODE_NEED_CHANGE
696
697#define CONFIG_UEC_ETH1 /* ETH1 */
698#define CONFIG_HAS_ETH0
699
700#ifdef CONFIG_UEC_ETH1
701#define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
702#define CONFIG_SYS_UEC1_RX_CLK QE_CLK12 /* CLK12 for MII */
703#define CONFIG_SYS_UEC1_TX_CLK QE_CLK9 /* CLK9 for MII */
704#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
705#define CONFIG_SYS_UEC1_PHY_ADDR 0x0 /* 0x0 for MII */
706#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
707#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
708#endif /* CONFIG_UEC_ETH1 */
709
710#define CONFIG_UEC_ETH5 /* ETH5 */
711#define CONFIG_HAS_ETH1
712
713#ifdef CONFIG_UEC_ETH5
714#define CONFIG_SYS_UEC5_UCC_NUM 4 /* UCC5 */
715#define CONFIG_SYS_UEC5_RX_CLK QE_CLK_NONE
716#define CONFIG_SYS_UEC5_TX_CLK QE_CLK13 /* CLK 13 for RMII */
717#define CONFIG_SYS_UEC5_ETH_TYPE FAST_ETH
718#define CONFIG_SYS_UEC5_PHY_ADDR 0x3 /* 0x3 for RMII */
719#define CONFIG_SYS_UEC5_INTERFACE_TYPE PHY_INTERFACE_MODE_RMII
720#define CONFIG_SYS_UEC5_INTERFACE_SPEED 100
721#endif /* CONFIG_UEC_ETH5 */
York Suncc05c622016-11-17 14:10:14 -0800722#endif /* CONFIG_TARGET_P1025RDB */
Li Yang5f999732011-07-26 09:50:46 -0500723
724/*
725 * Environment
726 */
Ying Zhangf74fd4e2013-09-06 17:30:57 +0800727#ifdef CONFIG_SPIFLASH
Li Yang5f999732011-07-26 09:50:46 -0500728#define CONFIG_ENV_SPI_BUS 0
729#define CONFIG_ENV_SPI_CS 0
730#define CONFIG_ENV_SPI_MAX_HZ 10000000
731#define CONFIG_ENV_SPI_MODE 0
732#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
733#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
734#define CONFIG_ENV_SECT_SIZE 0x10000
Ying Zhang28027d72013-09-06 17:30:56 +0800735#elif defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +0000736#define CONFIG_FSL_FIXED_MMC_LOCATION
Li Yang5f999732011-07-26 09:50:46 -0500737#define CONFIG_ENV_SIZE 0x2000
738#define CONFIG_SYS_MMC_ENV_DEV 0
Scott Wood6915cc22012-09-21 16:31:00 -0500739#elif defined(CONFIG_NAND)
Ying Zhangb8b404d2013-09-06 17:30:58 +0800740#ifdef CONFIG_TPL_BUILD
741#define CONFIG_ENV_SIZE 0x2000
742#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
743#else
Li Yang5f999732011-07-26 09:50:46 -0500744#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Ying Zhangb8b404d2013-09-06 17:30:58 +0800745#endif
Ying Zhangb8b404d2013-09-06 17:30:58 +0800746#define CONFIG_ENV_OFFSET (1024 * 1024)
Li Yang5f999732011-07-26 09:50:46 -0500747#define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE)
Scott Wood6915cc22012-09-21 16:31:00 -0500748#elif defined(CONFIG_SYS_RAMBOOT)
Li Yang5f999732011-07-26 09:50:46 -0500749#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
750#define CONFIG_ENV_SIZE 0x2000
Li Yang5f999732011-07-26 09:50:46 -0500751#else
Li Yang5f999732011-07-26 09:50:46 -0500752#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Li Yang5f999732011-07-26 09:50:46 -0500753#define CONFIG_ENV_SIZE 0x2000
754#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
755#endif
756
757#define CONFIG_LOADS_ECHO /* echo on for serial download */
758#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
759
760/*
Li Yang5f999732011-07-26 09:50:46 -0500761 * USB
762 */
763#define CONFIG_HAS_FSL_DR_USB
764
765#if defined(CONFIG_HAS_FSL_DR_USB)
Tom Riniceed5d22017-05-12 22:33:27 -0400766#ifdef CONFIG_USB_EHCI_HCD
Li Yang5f999732011-07-26 09:50:46 -0500767#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
768#define CONFIG_USB_EHCI_FSL
Ran Wange7eaf622017-11-27 10:51:55 +0800769#define CONFIG_EHCI_DESC_BIG_ENDIAN
Li Yang5f999732011-07-26 09:50:46 -0500770#endif
771#endif
772
York Sun06732382016-11-17 13:53:33 -0800773#if defined(CONFIG_TARGET_P1020RDB_PD)
ramneek mehresh3ca2b9a2014-05-13 15:36:07 +0530774#define CONFIG_USB_MAX_CONTROLLER_COUNT 1
775#endif
776
Li Yang5f999732011-07-26 09:50:46 -0500777#ifdef CONFIG_MMC
Li Yang5f999732011-07-26 09:50:46 -0500778#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Li Yang5f999732011-07-26 09:50:46 -0500779#endif
780
Li Yang5f999732011-07-26 09:50:46 -0500781#undef CONFIG_WATCHDOG /* watchdog disabled */
782
783/*
784 * Miscellaneous configurable options
785 */
Li Yang5f999732011-07-26 09:50:46 -0500786#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Li Yang5f999732011-07-26 09:50:46 -0500787
788/*
789 * For booting Linux, the board info and command line data
790 * have to be in the first 64 MB of memory, since this is
791 * the maximum mapped by the Linux kernel during initialization.
792 */
793#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/
794#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
795
796#if defined(CONFIG_CMD_KGDB)
797#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Li Yang5f999732011-07-26 09:50:46 -0500798#endif
799
800/*
801 * Environment Configuration
802 */
Mario Six790d8442018-03-28 14:38:20 +0200803#define CONFIG_HOSTNAME "unknown"
Joe Hershberger257ff782011-10-13 13:03:47 +0000804#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000805#define CONFIG_BOOTFILE "uImage"
Li Yang5f999732011-07-26 09:50:46 -0500806#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
807
808/* default location for tftp and bootm */
809#define CONFIG_LOADADDR 1000000
810
Li Yang5f999732011-07-26 09:50:46 -0500811#ifdef __SW_BOOT_NOR
812#define __NOR_RST_CMD \
813norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \
814i2c mw 18 3 __SW_BOOT_MASK 1; reset
815#endif
816#ifdef __SW_BOOT_SPI
817#define __SPI_RST_CMD \
818spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \
819i2c mw 18 3 __SW_BOOT_MASK 1; reset
820#endif
821#ifdef __SW_BOOT_SD
822#define __SD_RST_CMD \
823sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \
824i2c mw 18 3 __SW_BOOT_MASK 1; reset
825#endif
826#ifdef __SW_BOOT_NAND
827#define __NAND_RST_CMD \
828nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \
829i2c mw 18 3 __SW_BOOT_MASK 1; reset
830#endif
831#ifdef __SW_BOOT_PCIE
832#define __PCIE_RST_CMD \
833pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \
834i2c mw 18 3 __SW_BOOT_MASK 1; reset
835#endif
836
837#define CONFIG_EXTRA_ENV_SETTINGS \
838"netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200839"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
Li Yang5f999732011-07-26 09:50:46 -0500840"loadaddr=1000000\0" \
841"bootfile=uImage\0" \
842"tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200843 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
844 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
845 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
846 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
847 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
Li Yang5f999732011-07-26 09:50:46 -0500848"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \
849"consoledev=ttyS0\0" \
850"ramdiskaddr=2000000\0" \
851"ramdiskfile=rootfs.ext2.gz.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500852"fdtaddr=1e00000\0" \
Li Yang5f999732011-07-26 09:50:46 -0500853"bdev=sda1\0" \
854"jffs2nor=mtdblock3\0" \
855"norbootaddr=ef080000\0" \
856"norfdtaddr=ef040000\0" \
857"jffs2nand=mtdblock9\0" \
858"nandbootaddr=100000\0" \
859"nandfdtaddr=80000\0" \
860"ramdisk_size=120000\0" \
861"map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \
862"map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200863__stringify(__NOR_RST_CMD)"\0" \
864__stringify(__SPI_RST_CMD)"\0" \
865__stringify(__SD_RST_CMD)"\0" \
866__stringify(__NAND_RST_CMD)"\0" \
867__stringify(__PCIE_RST_CMD)"\0"
Li Yang5f999732011-07-26 09:50:46 -0500868
869#define CONFIG_NFSBOOTCOMMAND \
870"setenv bootargs root=/dev/nfs rw " \
871"nfsroot=$serverip:$rootpath " \
872"ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
873"console=$consoledev,$baudrate $othbootargs;" \
874"tftp $loadaddr $bootfile;" \
875"tftp $fdtaddr $fdtfile;" \
876"bootm $loadaddr - $fdtaddr"
877
878#define CONFIG_HDBOOT \
879"setenv bootargs root=/dev/$bdev rw rootdelay=30 " \
880"console=$consoledev,$baudrate $othbootargs;" \
881"usb start;" \
882"ext2load usb 0:1 $loadaddr /boot/$bootfile;" \
883"ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \
884"bootm $loadaddr - $fdtaddr"
885
886#define CONFIG_USB_FAT_BOOT \
887"setenv bootargs root=/dev/ram rw " \
888"console=$consoledev,$baudrate $othbootargs " \
889"ramdisk_size=$ramdisk_size;" \
890"usb start;" \
891"fatload usb 0:2 $loadaddr $bootfile;" \
892"fatload usb 0:2 $fdtaddr $fdtfile;" \
893"fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
894"bootm $loadaddr $ramdiskaddr $fdtaddr"
895
896#define CONFIG_USB_EXT2_BOOT \
897"setenv bootargs root=/dev/ram rw " \
898"console=$consoledev,$baudrate $othbootargs " \
899"ramdisk_size=$ramdisk_size;" \
900"usb start;" \
901"ext2load usb 0:4 $loadaddr $bootfile;" \
902"ext2load usb 0:4 $fdtaddr $fdtfile;" \
903"ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
904"bootm $loadaddr $ramdiskaddr $fdtaddr"
905
906#define CONFIG_NORBOOT \
907"setenv bootargs root=/dev/$jffs2nor rw " \
908"console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \
909"bootm $norbootaddr - $norfdtaddr"
910
911#define CONFIG_RAMBOOTCOMMAND \
912"setenv bootargs root=/dev/ram rw " \
913"console=$consoledev,$baudrate $othbootargs " \
914"ramdisk_size=$ramdisk_size;" \
915"tftp $ramdiskaddr $ramdiskfile;" \
916"tftp $loadaddr $bootfile;" \
917"tftp $fdtaddr $fdtfile;" \
918"bootm $loadaddr $ramdiskaddr $fdtaddr"
919
920#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
921
922#endif /* __CONFIG_H */