blob: 7e94bd82052477213e7fd8376b5fb86a7ece994b [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +09002/*
3 * board/renesas/koelsch/koelsch.c
4 *
5 * Copyright (C) 2013 Renesas Electronics Corporation
6 *
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +09007 */
8
9#include <common.h>
Simon Glassafb02152019-12-28 10:45:01 -070010#include <cpu_func.h>
Simon Glass0af6e2d2019-08-01 09:46:52 -060011#include <env.h>
Simon Glassf11478f2019-12-28 10:45:07 -070012#include <hang.h>
Simon Glass97589732020-05-10 11:40:02 -060013#include <init.h>
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090014#include <malloc.h>
Nobuhiro Iwamatsu6288fb42014-12-09 11:24:01 +090015#include <dm.h>
Simon Glass3ba929a2020-10-30 21:38:53 -060016#include <asm/global_data.h>
Nobuhiro Iwamatsu6288fb42014-12-09 11:24:01 +090017#include <dm/platform_data/serial_sh.h>
Simon Glass9d1f6192019-08-02 09:44:25 -060018#include <env_internal.h>
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090019#include <asm/processor.h>
20#include <asm/mach-types.h>
21#include <asm/io.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060022#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060023#include <linux/delay.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090024#include <linux/errno.h>
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090025#include <asm/arch/sys_proto.h>
26#include <asm/gpio.h>
27#include <asm/arch/rmobile.h>
Nobuhiro Iwamatsuade3c942014-12-02 16:52:19 +090028#include <asm/arch/rcar-mstp.h>
Nobuhiro Iwamatsuaf33ae72014-11-12 13:03:54 +090029#include <asm/arch/sh_sdhi.h>
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +090030#include <netdev.h>
31#include <miiphy.h>
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090032#include <i2c.h>
Nobuhiro Iwamatsucb5c69a2014-03-31 11:52:51 +090033#include <div64.h>
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090034#include "qos.h"
35
36DECLARE_GLOBAL_DATA_PTR;
37
Nobuhiro Iwamatsucb5c69a2014-03-31 11:52:51 +090038#define CLK2MHZ(clk) (clk / 1000 / 1000)
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090039void s_init(void)
40{
Nobuhiro Iwamatsu0a6c5102014-03-27 16:18:08 +090041 struct rcar_rwdt *rwdt = (struct rcar_rwdt *)RWDT_BASE;
42 struct rcar_swdt *swdt = (struct rcar_swdt *)SWDT_BASE;
Nobuhiro Iwamatsucb5c69a2014-03-31 11:52:51 +090043 u32 stc;
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090044
45 /* Watchdog init */
46 writel(0xA5A5A500, &rwdt->rwtcsra);
47 writel(0xA5A5A500, &swdt->swtcsra);
48
Nobuhiro Iwamatsucb5c69a2014-03-31 11:52:51 +090049 /* CPU frequency setting. Set to 1.5GHz */
50 stc = ((1500 / CLK2MHZ(CONFIG_SYS_CLK_FREQ)) - 1) << PLL0_STC_BIT;
51 clrsetbits_le32(PLL0CR, PLL0_STC_MASK, stc);
52
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090053 /* QoS */
54 qos_init();
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090055}
56
Marek Vasutb0fd6e22018-04-17 14:13:11 +020057#define TMU0_MSTP125 BIT(25)
Nobuhiro Iwamatsuaf33ae72014-11-12 13:03:54 +090058
59#define SD1CKCR 0xE6150078
60#define SD2CKCR 0xE615026C
61#define SD_97500KHZ 0x7
62
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090063int board_early_init_f(void)
64{
65 mstp_clrbits_le32(MSTPSR1, SMSTPCR1, TMU0_MSTP125);
66
Nobuhiro Iwamatsuaf33ae72014-11-12 13:03:54 +090067 /*
68 * SD0 clock is set to 97.5MHz by default.
69 * Set SD1 and SD2 to the 97.5MHz as well.
70 */
71 writel(SD_97500KHZ, SD1CKCR);
72 writel(SD_97500KHZ, SD2CKCR);
73
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090074 return 0;
75}
76
Marek Vasutb0fd6e22018-04-17 14:13:11 +020077#define ETHERNET_PHY_RESET 176 /* GPIO 5 22 */
78
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090079int board_init(void)
80{
81 /* adress of boot parameters */
Nobuhiro Iwamatsu692912b2014-11-10 13:58:50 +090082 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090083
Marek Vasutb0fd6e22018-04-17 14:13:11 +020084 /* Force ethernet PHY out of reset */
85 gpio_request(ETHERNET_PHY_RESET, "phy_reset");
86 gpio_direction_output(ETHERNET_PHY_RESET, 0);
87 mdelay(10);
88 gpio_direction_output(ETHERNET_PHY_RESET, 1);
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +090089
90 return 0;
91}
92
Marek Vasutb0fd6e22018-04-17 14:13:11 +020093int dram_init(void)
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +090094{
Siva Durga Prasad Paladugub3d55ea2018-07-16 15:56:11 +053095 if (fdtdec_setup_mem_size_base() != 0)
Marek Vasutb0fd6e22018-04-17 14:13:11 +020096 return -EINVAL;
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +090097
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +090098 return 0;
99}
100
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200101int dram_init_banksize(void)
Nobuhiro Iwamatsuaf33ae72014-11-12 13:03:54 +0900102{
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200103 fdtdec_setup_memory_banksize();
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +0900104
105 return 0;
106}
107
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200108/* Koelsch has KSZ8041NL/RNL */
109#define PHY_CONTROL1 0x1E
Marek Vasut9580a452019-03-30 07:05:09 +0100110#define PHY_LED_MODE 0xC000
Nobuhiro Iwamatsu157585e2013-10-20 20:37:17 +0900111#define PHY_LED_MODE_ACK 0x4000
112int board_phy_config(struct phy_device *phydev)
113{
114 int ret = phy_read(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1);
115 ret &= ~PHY_LED_MODE;
116 ret |= PHY_LED_MODE_ACK;
117 ret = phy_write(phydev, MDIO_DEVAD_NONE, PHY_CONTROL1, (u16)ret);
118
119 return 0;
120}
121
Harald Seiler6f14d5f2020-12-15 16:47:52 +0100122void reset_cpu(void)
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +0900123{
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200124 struct udevice *dev;
125 const u8 pmic_bus = 6;
126 const u8 pmic_addr = 0x58;
127 u8 data;
128 int ret;
129
130 ret = i2c_get_chip_for_busnum(pmic_bus, pmic_addr, 1, &dev);
131 if (ret)
132 hang();
133
134 ret = dm_i2c_read(dev, 0x13, &data, 1);
135 if (ret)
136 hang();
137
138 data |= BIT(1);
Nobuhiro Iwamatsu6c57c162013-10-10 10:48:20 +0900139
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200140 ret = dm_i2c_write(dev, 0x13, &data, 1);
141 if (ret)
142 hang();
Nobuhiro Iwamatsu7fbb92b2013-11-21 17:07:46 +0900143}
Nobuhiro Iwamatsu6288fb42014-12-09 11:24:01 +0900144
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200145enum env_location env_get_location(enum env_operation op, int prio)
146{
147 const u32 load_magic = 0xb33fc0de;
Nobuhiro Iwamatsu6288fb42014-12-09 11:24:01 +0900148
Marek Vasutb0fd6e22018-04-17 14:13:11 +0200149 /* Block environment access if loaded using JTAG */
150 if ((readl(CONFIG_SPL_TEXT_BASE + 0x24) == load_magic) &&
151 (op != ENVOP_INIT))
152 return ENVL_UNKNOWN;
153
154 if (prio)
155 return ENVL_UNKNOWN;
156
157 return ENVL_SPI_FLASH;
158}