blob: e1d4ddb44b7bca2e9840c0e216ab587b0cb5080d [file] [log] [blame]
Chandan Nath7d744102011-10-14 02:58:26 +00001/*
2 * board.c
3 *
4 * Common board functions for AM33XX based boards
5 *
6 * Copyright (C) 2011, Texas Instruments, Incorporated - http://www.ti.com/
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Chandan Nath7d744102011-10-14 02:58:26 +00009 */
10
11#include <common.h>
Simon Glass91d03902014-10-22 21:37:10 -060012#include <dm.h>
Lokesh Vutla1d3bfcd2017-05-05 13:45:28 +053013#include <debug_uart.h>
Tom Rini59c2cc92012-07-30 16:13:10 -070014#include <errno.h>
Simon Glassccc03a72014-10-22 21:37:11 -060015#include <ns16550.h>
Tom Rini28591df2012-08-13 12:03:19 -070016#include <spl.h>
Chandan Nath7d744102011-10-14 02:58:26 +000017#include <asm/arch/cpu.h>
18#include <asm/arch/hardware.h>
Chandan Nath77a73fe2012-01-09 20:38:59 +000019#include <asm/arch/omap.h>
Chandan Nath7d744102011-10-14 02:58:26 +000020#include <asm/arch/ddr_defs.h>
21#include <asm/arch/clock.h>
Steve Sakoman6229e332012-06-04 05:35:34 +000022#include <asm/arch/gpio.h>
Ilya Yanok2ebbb862012-11-06 13:06:30 +000023#include <asm/arch/mem.h>
Chandan Nath77a73fe2012-01-09 20:38:59 +000024#include <asm/arch/mmc_host_def.h>
Tom Rini7a247722012-07-31 10:50:01 -070025#include <asm/arch/sys_proto.h>
Chandan Nath7d744102011-10-14 02:58:26 +000026#include <asm/io.h>
Tom Rini3fd44562012-07-03 08:51:34 -070027#include <asm/emif.h>
Tom Rini4b302402012-07-31 08:55:01 -070028#include <asm/gpio.h>
Semen Protsenkoa8cb0222017-06-02 18:00:00 +030029#include <asm/omap_common.h>
Tom Rini59c2cc92012-07-30 16:13:10 -070030#include <i2c.h>
31#include <miiphy.h>
32#include <cpsw.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090033#include <linux/errno.h>
Tom Riniac8fdf92013-08-30 16:28:44 -040034#include <linux/compiler.h>
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +000035#include <linux/usb/ch9.h>
36#include <linux/usb/gadget.h>
37#include <linux/usb/musb.h>
38#include <asm/omap_musb.h>
Tom Rini56424eb2013-08-28 09:00:28 -040039#include <asm/davinci_rtc.h>
Chandan Nath7d744102011-10-14 02:58:26 +000040
41DECLARE_GLOBAL_DATA_PTR;
42
Tom Rinifbb25522017-05-16 14:46:35 -040043int dram_init(void)
44{
45#ifndef CONFIG_SKIP_LOWLEVEL_INIT
46 sdram_init();
47#endif
48
49 /* dram_init must store complete ramsize in gd->ram_size */
50 gd->ram_size = get_ram_size(
51 (void *)CONFIG_SYS_SDRAM_BASE,
52 CONFIG_MAX_RAM_BANK_SIZE);
53 return 0;
54}
55
56int dram_init_banksize(void)
57{
58 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
59 gd->bd->bi_dram[0].size = gd->ram_size;
60
61 return 0;
62}
63
Tom Rini18dc02e2015-12-06 11:09:59 -050064#if !CONFIG_IS_ENABLED(OF_CONTROL)
Simon Glassccc03a72014-10-22 21:37:11 -060065static const struct ns16550_platdata am33xx_serial[] = {
Heiko Schocher06f108e2017-01-18 08:05:49 +010066 { .base = CONFIG_SYS_NS16550_COM1, .reg_shift = 2,
67 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Tom Rini5ba15962015-07-31 19:55:08 -040068# ifdef CONFIG_SYS_NS16550_COM2
Heiko Schocher06f108e2017-01-18 08:05:49 +010069 { .base = CONFIG_SYS_NS16550_COM2, .reg_shift = 2,
70 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Tom Rini5ba15962015-07-31 19:55:08 -040071# ifdef CONFIG_SYS_NS16550_COM3
Heiko Schocher06f108e2017-01-18 08:05:49 +010072 { .base = CONFIG_SYS_NS16550_COM3, .reg_shift = 2,
73 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
74 { .base = CONFIG_SYS_NS16550_COM4, .reg_shift = 2,
75 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
76 { .base = CONFIG_SYS_NS16550_COM5, .reg_shift = 2,
77 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
78 { .base = CONFIG_SYS_NS16550_COM6, .reg_shift = 2,
79 .clock = CONFIG_SYS_NS16550_CLK, .fcr = UART_FCR_DEFVAL, },
Simon Glassccc03a72014-10-22 21:37:11 -060080# endif
Tom Rini5ba15962015-07-31 19:55:08 -040081# endif
Simon Glassccc03a72014-10-22 21:37:11 -060082};
83
84U_BOOT_DEVICES(am33xx_uarts) = {
Tom Rini18dc02e2015-12-06 11:09:59 -050085 { "ns16550_serial", &am33xx_serial[0] },
Simon Glassccc03a72014-10-22 21:37:11 -060086# ifdef CONFIG_SYS_NS16550_COM2
Tom Rini18dc02e2015-12-06 11:09:59 -050087 { "ns16550_serial", &am33xx_serial[1] },
Simon Glassccc03a72014-10-22 21:37:11 -060088# ifdef CONFIG_SYS_NS16550_COM3
Tom Rini18dc02e2015-12-06 11:09:59 -050089 { "ns16550_serial", &am33xx_serial[2] },
90 { "ns16550_serial", &am33xx_serial[3] },
91 { "ns16550_serial", &am33xx_serial[4] },
92 { "ns16550_serial", &am33xx_serial[5] },
Simon Glassccc03a72014-10-22 21:37:11 -060093# endif
94# endif
95};
Tom Rini937fd032016-01-05 12:17:15 -050096
97#ifdef CONFIG_DM_GPIO
98static const struct omap_gpio_platdata am33xx_gpio[] = {
99 { 0, AM33XX_GPIO0_BASE },
100 { 1, AM33XX_GPIO1_BASE },
101 { 2, AM33XX_GPIO2_BASE },
102 { 3, AM33XX_GPIO3_BASE },
103#ifdef CONFIG_AM43XX
104 { 4, AM33XX_GPIO4_BASE },
105 { 5, AM33XX_GPIO5_BASE },
Tom Rini5ba15962015-07-31 19:55:08 -0400106#endif
Tom Rini937fd032016-01-05 12:17:15 -0500107};
Simon Glassccc03a72014-10-22 21:37:11 -0600108
Tom Rini937fd032016-01-05 12:17:15 -0500109U_BOOT_DEVICES(am33xx_gpios) = {
110 { "gpio_omap", &am33xx_gpio[0] },
111 { "gpio_omap", &am33xx_gpio[1] },
112 { "gpio_omap", &am33xx_gpio[2] },
113 { "gpio_omap", &am33xx_gpio[3] },
114#ifdef CONFIG_AM43XX
115 { "gpio_omap", &am33xx_gpio[4] },
116 { "gpio_omap", &am33xx_gpio[5] },
117#endif
118};
119#endif
120#endif
Simon Glass91d03902014-10-22 21:37:10 -0600121
Tom Rini5ba15962015-07-31 19:55:08 -0400122#ifndef CONFIG_DM_GPIO
Dave Gerlach00822ca2014-02-10 11:41:49 -0500123static const struct gpio_bank gpio_bank_am33xx[] = {
Tom Rini7bc2bca2015-07-31 19:55:09 -0400124 { (void *)AM33XX_GPIO0_BASE },
125 { (void *)AM33XX_GPIO1_BASE },
126 { (void *)AM33XX_GPIO2_BASE },
127 { (void *)AM33XX_GPIO3_BASE },
Dave Gerlach00822ca2014-02-10 11:41:49 -0500128#ifdef CONFIG_AM43XX
Tom Rini7bc2bca2015-07-31 19:55:09 -0400129 { (void *)AM33XX_GPIO4_BASE },
130 { (void *)AM33XX_GPIO5_BASE },
Dave Gerlach00822ca2014-02-10 11:41:49 -0500131#endif
Steve Sakoman6229e332012-06-04 05:35:34 +0000132};
133
134const struct gpio_bank *const omap_gpio_bank = gpio_bank_am33xx;
Simon Glass91d03902014-10-22 21:37:10 -0600135#endif
136
Jean-Jacques Hiblote0e319a2017-02-01 11:39:14 +0100137#if defined(CONFIG_MMC_OMAP_HS)
Peter Korsgaardaabb9f82012-10-18 01:21:10 +0000138int cpu_mmc_init(bd_t *bis)
Chandan Nathd6e97f82012-01-09 20:38:58 +0000139{
Tom Rini0dc71d12012-08-08 10:31:08 -0700140 int ret;
Peter Korsgaardaabb9f82012-10-18 01:21:10 +0000141
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +0000142 ret = omap_mmc_init(0, 0, 0, -1, -1);
Tom Rini0dc71d12012-08-08 10:31:08 -0700143 if (ret)
144 return ret;
145
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +0000146 return omap_mmc_init(1, 0, 0, -1, -1);
Chandan Nathd6e97f82012-01-09 20:38:58 +0000147}
148#endif
Chandan Nath77a73fe2012-01-09 20:38:59 +0000149
Tero Kristo5d6acae2018-03-17 13:32:52 +0530150/*
151 * RTC only with DDR in self-refresh mode magic value, checked against during
152 * boot to see if we have a valid config. This should be in sync with the value
153 * that will be in drivers/soc/ti/pm33xx.c.
154 */
155#define RTC_MAGIC_VAL 0x8cd0
156
157/* Board type field bit shift for RTC only with DDR in self-refresh mode */
158#define RTC_BOARD_TYPE_SHIFT 16
159
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000160/* AM33XX has two MUSB controllers which can be host or gadget */
Paul Kocialkowskif34dfcb2015-08-04 17:04:06 +0200161#if (defined(CONFIG_USB_MUSB_GADGET) || defined(CONFIG_USB_MUSB_HOST)) && \
Mugunthan V N62781062016-11-17 14:38:07 +0530162 (defined(CONFIG_AM335X_USB0) || defined(CONFIG_AM335X_USB1)) && \
163 (!defined(CONFIG_DM_USB))
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000164static struct ctrl_dev *cdev = (struct ctrl_dev *)CTRL_DEVICE_BASE;
165
166/* USB 2.0 PHY Control */
167#define CM_PHY_PWRDN (1 << 0)
168#define CM_PHY_OTG_PWRDN (1 << 1)
169#define OTGVDET_EN (1 << 19)
170#define OTGSESSENDEN (1 << 20)
171
172static void am33xx_usb_set_phy_power(u8 on, u32 *reg_addr)
173{
174 if (on) {
175 clrsetbits_le32(reg_addr, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN,
176 OTGVDET_EN | OTGSESSENDEN);
177 } else {
178 clrsetbits_le32(reg_addr, 0, CM_PHY_PWRDN | CM_PHY_OTG_PWRDN);
179 }
180}
181
182static struct musb_hdrc_config musb_config = {
183 .multipoint = 1,
184 .dyn_fifo = 1,
185 .num_eps = 16,
186 .ram_bits = 12,
187};
188
189#ifdef CONFIG_AM335X_USB0
Mugunthan V N9224f612016-11-17 14:38:10 +0530190static void am33xx_otg0_set_phy_power(struct udevice *dev, u8 on)
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000191{
192 am33xx_usb_set_phy_power(on, &cdev->usb_ctrl0);
193}
194
195struct omap_musb_board_data otg0_board_data = {
196 .set_phy_power = am33xx_otg0_set_phy_power,
197};
198
199static struct musb_hdrc_platform_data otg0_plat = {
200 .mode = CONFIG_AM335X_USB0_MODE,
201 .config = &musb_config,
202 .power = 50,
203 .platform_ops = &musb_dsps_ops,
204 .board_data = &otg0_board_data,
205};
206#endif
207
208#ifdef CONFIG_AM335X_USB1
Mugunthan V N9224f612016-11-17 14:38:10 +0530209static void am33xx_otg1_set_phy_power(struct udevice *dev, u8 on)
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000210{
211 am33xx_usb_set_phy_power(on, &cdev->usb_ctrl1);
212}
213
214struct omap_musb_board_data otg1_board_data = {
215 .set_phy_power = am33xx_otg1_set_phy_power,
216};
217
218static struct musb_hdrc_platform_data otg1_plat = {
219 .mode = CONFIG_AM335X_USB1_MODE,
220 .config = &musb_config,
221 .power = 50,
222 .platform_ops = &musb_dsps_ops,
223 .board_data = &otg1_board_data,
224};
225#endif
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000226
227int arch_misc_init(void)
228{
229#ifdef CONFIG_AM335X_USB0
230 musb_register(&otg0_plat, &otg0_board_data,
Matt Portere24646f2013-03-15 10:07:02 +0000231 (void *)USB0_OTG_BASE);
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000232#endif
233#ifdef CONFIG_AM335X_USB1
234 musb_register(&otg1_plat, &otg1_board_data,
Matt Portere24646f2013-03-15 10:07:02 +0000235 (void *)USB1_OTG_BASE);
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000236#endif
Alexandru Gagniucff16f882017-02-06 19:17:33 -0800237 return 0;
238}
239
240#else /* CONFIG_USB_MUSB_* && CONFIG_AM335X_USB* && !CONFIG_DM_USB */
241
242int arch_misc_init(void)
243{
Mugunthan V N4b1d29a2016-11-17 14:38:09 +0530244 struct udevice *dev;
245 int ret;
246
247 ret = uclass_first_device(UCLASS_MISC, &dev);
248 if (ret || !dev)
249 return ret;
Mugunthan V N6ad84ba2016-11-17 14:38:13 +0530250
251#if defined(CONFIG_DM_ETH) && defined(CONFIG_USB_ETHER)
252 ret = usb_ether_init();
253 if (ret) {
Masahiro Yamada81e10422017-09-16 14:10:41 +0900254 pr_err("USB ether init failed\n");
Mugunthan V N6ad84ba2016-11-17 14:38:13 +0530255 return ret;
256 }
257#endif
Alexandru Gagniucff16f882017-02-06 19:17:33 -0800258
Ilya Yanok7aa1a6e2012-11-06 13:48:23 +0000259 return 0;
260}
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200261
Alexandru Gagniucff16f882017-02-06 19:17:33 -0800262#endif /* CONFIG_USB_MUSB_* && CONFIG_AM335X_USB* && !CONFIG_DM_USB */
263
Tom Rini8de09df2014-04-09 08:25:57 -0400264#ifndef CONFIG_SKIP_LOWLEVEL_INIT
Tero Kristo5d6acae2018-03-17 13:32:52 +0530265
266#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC) || \
267 (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT))
268static void rtc32k_unlock(struct davinci_rtc *rtc)
269{
270 /*
271 * Unlock the RTC's registers. For more details please see the
272 * RTC_SS section of the TRM. In order to unlock we need to
273 * write these specific values (keys) in this order.
274 */
275 writel(RTC_KICK0R_WE, &rtc->kick0r);
276 writel(RTC_KICK1R_WE, &rtc->kick1r);
277}
278#endif
279
280#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
281/*
282 * Write contents of the RTC_SCRATCH1 register based on board type
283 * Two things are passed
284 * on. First 16 bits (0:15) are written with RTC_MAGIC value. Once the
285 * control gets to kernel, kernel reads the scratchpad register and gets to
286 * know that bootloader has rtc_only support.
287 *
288 * Second important thing is the board type (16:31). This is needed in the
289 * rtc_only boot where in we want to avoid costly i2c reads to eeprom to
290 * identify the board type and we go ahead and copy the board strings to
291 * am43xx_board_name.
292 */
293void update_rtc_magic(void)
294{
295 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
296 u32 magic = RTC_MAGIC_VAL;
297
298 magic |= (rtc_only_get_board_type() << RTC_BOARD_TYPE_SHIFT);
299
300 rtc32k_unlock(rtc);
301
302 /* write magic */
303 writel(magic, &rtc->scratch1);
304}
305#endif
306
Tom Riniac8fdf92013-08-30 16:28:44 -0400307/*
Tom Rini9fec9ae2014-05-21 12:57:22 -0400308 * In the case of non-SPL based booting we'll want to call these
309 * functions a tiny bit later as it will require gd to be set and cleared
310 * and that's not true in s_init in this case so we cannot do it there.
311 */
312int board_early_init_f(void)
313{
314 prcm_init();
315 set_mux_conf_regs();
Tero Kristo5d6acae2018-03-17 13:32:52 +0530316#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
317 update_rtc_magic();
318#endif
Tom Rini9fec9ae2014-05-21 12:57:22 -0400319 return 0;
320}
321
322/*
Tom Riniac8fdf92013-08-30 16:28:44 -0400323 * This function is the place to do per-board things such as ramp up the
324 * MPU clock frequency.
325 */
326__weak void am33xx_spl_board_init(void)
327{
328}
329
Heiko Schocher2233e462013-11-04 14:05:00 +0100330#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530331static void rtc32k_enable(void)
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200332{
Tom Rini56424eb2013-08-28 09:00:28 -0400333 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200334
Tero Kristo5d6acae2018-03-17 13:32:52 +0530335 rtc32k_unlock(rtc);
Heiko Schocher8aa1da92013-06-05 07:47:56 +0200336
337 /* Enable the RTC 32K OSC by setting bits 3 and 6. */
338 writel((1 << 3) | (1 << 6), &rtc->osc);
339}
Heiko Schocher2233e462013-11-04 14:05:00 +0100340#endif
Heiko Schocher57004c52013-06-04 11:00:57 +0200341
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530342static void uart_soft_reset(void)
Heiko Schocher57004c52013-06-04 11:00:57 +0200343{
344 struct uart_sys *uart_base = (struct uart_sys *)DEFAULT_UART_BASE;
345 u32 regval;
346
347 regval = readl(&uart_base->uartsyscfg);
348 regval |= UART_RESET;
349 writel(regval, &uart_base->uartsyscfg);
350 while ((readl(&uart_base->uartsyssts) &
351 UART_CLK_RUNNING_MASK) != UART_CLK_RUNNING_MASK)
352 ;
353
354 /* Disable smart idle */
355 regval = readl(&uart_base->uartsyscfg);
356 regval |= UART_SMART_IDLE_EN;
357 writel(regval, &uart_base->uartsyscfg);
358}
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530359
360static void watchdog_disable(void)
361{
362 struct wd_timer *wdtimer = (struct wd_timer *)WDT_BASE;
363
364 writel(0xAAAA, &wdtimer->wdtwspr);
365 while (readl(&wdtimer->wdtwwps) != 0x0)
366 ;
367 writel(0x5555, &wdtimer->wdtwspr);
368 while (readl(&wdtimer->wdtwwps) != 0x0)
369 ;
370}
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530371
Tero Kristo5d6acae2018-03-17 13:32:52 +0530372#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
373/*
374 * Check if we are executing rtc-only + DDR mode, and resume from it if needed
375 */
376static void rtc_only(void)
377{
378 struct davinci_rtc *rtc = (struct davinci_rtc *)RTC_BASE;
Russ Dillbe5bacc2018-03-20 12:23:00 +0530379 struct prm_device_inst *prm_device =
380 (struct prm_device_inst *)PRM_DEVICE_INST;
381
Tero Kristo5d6acae2018-03-17 13:32:52 +0530382 u32 scratch1;
383 void (*resume_func)(void);
384
385 scratch1 = readl(&rtc->scratch1);
386
387 /*
388 * Check RTC scratch against RTC_MAGIC_VAL, RTC_MAGIC_VAL is only
389 * written to this register when we want to wake up from RTC only
390 * with DDR in self-refresh mode. Contents of the RTC_SCRATCH1:
391 * bits 0-15: RTC_MAGIC_VAL
392 * bits 16-31: board type (needed for sdram_init)
393 */
394 if ((scratch1 & 0xffff) != RTC_MAGIC_VAL)
395 return;
396
397 rtc32k_unlock(rtc);
398
399 /* Clear RTC magic */
400 writel(0, &rtc->scratch1);
401
402 /*
403 * Update board type based on value stored on RTC_SCRATCH1, this
404 * is done so that we don't need to read the board type from eeprom
405 * over i2c bus which is expensive
406 */
407 rtc_only_update_board_type(scratch1 >> RTC_BOARD_TYPE_SHIFT);
408
Russ Dillbe5bacc2018-03-20 12:23:00 +0530409 /*
410 * Enable EMIF_DEVOFF in PRCM_PRM_EMIF_CTRL to indicate to EMIF we
411 * are resuming from self-refresh. This avoids an unnecessary re-init
412 * of the DDR. The re-init takes time and we would need to wait for
413 * it to complete before accessing DDR to avoid L3 NOC errors.
414 */
415 writel(EMIF_CTRL_DEVOFF, &prm_device->emif_ctrl);
416
Tero Kristo5d6acae2018-03-17 13:32:52 +0530417 rtc_only_prcm_init();
418 sdram_init();
419
Russ Dillbe5bacc2018-03-20 12:23:00 +0530420 /* Disable EMIF_DEVOFF for normal operation and to exit self-refresh */
421 writel(0, &prm_device->emif_ctrl);
422
Tero Kristo5d6acae2018-03-17 13:32:52 +0530423 resume_func = (void *)readl(&rtc->scratch0);
424 if (resume_func)
425 resume_func();
426}
427#endif
428
Lokesh Vutlab5056182016-10-14 10:35:23 +0530429void s_init(void)
Simon Glass0c078ea2015-03-03 08:03:02 -0700430{
Tero Kristo5d6acae2018-03-17 13:32:52 +0530431#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_RTC_DDR_SUPPORT)
432 rtc_only();
433#endif
Simon Glass0c078ea2015-03-03 08:03:02 -0700434}
Simon Glass0c078ea2015-03-03 08:03:02 -0700435
Lokesh Vutlab5056182016-10-14 10:35:23 +0530436void early_system_init(void)
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530437{
438 /*
439 * The ROM will only have set up sufficient pinmux to allow for the
440 * first 4KiB NOR to be read, we must finish doing what we know of
441 * the NOR mux in this space in order to continue.
442 */
443#ifdef CONFIG_NOR_BOOT
444 enable_norboot_pin_mux();
445#endif
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530446 watchdog_disable();
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530447 set_uart_mux_conf();
Lokesh Vutlad33266b2016-10-14 10:35:24 +0530448 setup_early_clocks();
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530449 uart_soft_reset();
Lokesh Vutlaca23da12017-06-27 13:50:56 +0530450#ifdef CONFIG_SPL_BUILD
451 /*
452 * Save the boot parameters passed from romcode.
453 * We cannot delay the saving further than this,
454 * to prevent overwrites.
455 */
456 save_omap_boot_params();
457#endif
Lokesh Vutla1d3bfcd2017-05-05 13:45:28 +0530458#ifdef CONFIG_DEBUG_UART_OMAP
459 debug_uart_init();
460#endif
Lokesh Vutla93e0f5b2016-10-14 10:35:25 +0530461#ifdef CONFIG_TI_I2C_BOARD_DETECT
462 do_board_detect();
463#endif
Faiz Abbas3e73a182018-01-24 14:44:49 +0530464#ifdef CONFIG_SPL_BUILD
465 spl_early_init();
466#endif
Heiko Schocher2233e462013-11-04 14:05:00 +0100467#if defined(CONFIG_SPL_AM33XX_ENABLE_RTC32K_OSC)
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530468 /* Enable RTC32K clock */
469 rtc32k_enable();
Heiko Schocher2233e462013-11-04 14:05:00 +0100470#endif
Heiko Schocherb21f2ac2013-07-30 10:48:54 +0530471}
Lokesh Vutlab5056182016-10-14 10:35:23 +0530472
473#ifdef CONFIG_SPL_BUILD
474void board_init_f(ulong dummy)
475{
Semen Protsenkoa8cb0222017-06-02 18:00:00 +0300476 hw_data_init();
Lokesh Vutlab5056182016-10-14 10:35:23 +0530477 early_system_init();
478 board_early_init_f();
479 sdram_init();
Lokesh Vutlabed46ef2017-04-18 17:27:24 +0530480 /* dram_init must store complete ramsize in gd->ram_size */
481 gd->ram_size = get_ram_size(
482 (void *)CONFIG_SYS_SDRAM_BASE,
483 CONFIG_MAX_RAM_BANK_SIZE);
Lokesh Vutlab5056182016-10-14 10:35:23 +0530484}
Tom Rini35c616c2014-03-05 14:57:47 -0500485#endif
Lokesh Vutlab5056182016-10-14 10:35:23 +0530486
487#endif
488
489int arch_cpu_init_dm(void)
490{
Semen Protsenkoa8cb0222017-06-02 18:00:00 +0300491 hw_data_init();
Lokesh Vutlab5056182016-10-14 10:35:23 +0530492#ifndef CONFIG_SKIP_LOWLEVEL_INIT
493 early_system_init();
494#endif
495 return 0;
496}