Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2009 Daniel Mack <daniel@caiaq.de> |
| 3 | * Copyright (C) 2010 Freescale Semiconductor, Inc. |
| 4 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | #include <common.h> |
| 9 | #include <usb.h> |
| 10 | #include <errno.h> |
Mateusz Kulikowski | 4073b83 | 2016-01-23 11:54:32 +0100 | [diff] [blame] | 11 | #include <wait_bit.h> |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 12 | #include <linux/compiler.h> |
Mateusz Kulikowski | 3add69e | 2016-03-31 23:12:23 +0200 | [diff] [blame] | 13 | #include <usb/ehci-ci.h> |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 14 | #include <asm/io.h> |
| 15 | #include <asm/arch/imx-regs.h> |
| 16 | #include <asm/arch/clock.h> |
Troy Kisky | 2714e17 | 2012-07-19 08:18:22 +0000 | [diff] [blame] | 17 | #include <asm/imx-common/iomux-v3.h> |
Peng Fan | 9e3eab3 | 2016-12-22 17:06:42 +0800 | [diff] [blame] | 18 | #include <asm/imx-common/sys_proto.h> |
Peng Fan | 5c363c1 | 2016-06-17 14:19:27 +0800 | [diff] [blame] | 19 | #include <dm.h> |
Peng Fan | 1335133 | 2016-12-22 17:06:43 +0800 | [diff] [blame] | 20 | #include <power/regulator.h> |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 21 | |
| 22 | #include "ehci.h" |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 23 | |
Peng Fan | 9e3eab3 | 2016-12-22 17:06:42 +0800 | [diff] [blame] | 24 | DECLARE_GLOBAL_DATA_PTR; |
| 25 | |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 26 | #define USB_OTGREGS_OFFSET 0x000 |
| 27 | #define USB_H1REGS_OFFSET 0x200 |
| 28 | #define USB_H2REGS_OFFSET 0x400 |
| 29 | #define USB_H3REGS_OFFSET 0x600 |
| 30 | #define USB_OTHERREGS_OFFSET 0x800 |
| 31 | |
| 32 | #define USB_H1_CTRL_OFFSET 0x04 |
| 33 | |
| 34 | #define USBPHY_CTRL 0x00000030 |
| 35 | #define USBPHY_CTRL_SET 0x00000034 |
| 36 | #define USBPHY_CTRL_CLR 0x00000038 |
| 37 | #define USBPHY_CTRL_TOG 0x0000003c |
| 38 | |
| 39 | #define USBPHY_PWD 0x00000000 |
| 40 | #define USBPHY_CTRL_SFTRST 0x80000000 |
| 41 | #define USBPHY_CTRL_CLKGATE 0x40000000 |
| 42 | #define USBPHY_CTRL_ENUTMILEVEL3 0x00008000 |
| 43 | #define USBPHY_CTRL_ENUTMILEVEL2 0x00004000 |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 44 | #define USBPHY_CTRL_OTG_ID 0x08000000 |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 45 | |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 46 | #define ANADIG_USB2_CHRG_DETECT_EN_B 0x00100000 |
| 47 | #define ANADIG_USB2_CHRG_DETECT_CHK_CHRG_B 0x00080000 |
| 48 | |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 49 | #define ANADIG_USB2_PLL_480_CTRL_BYPASS 0x00010000 |
| 50 | #define ANADIG_USB2_PLL_480_CTRL_ENABLE 0x00002000 |
| 51 | #define ANADIG_USB2_PLL_480_CTRL_POWER 0x00001000 |
| 52 | #define ANADIG_USB2_PLL_480_CTRL_EN_USB_CLKS 0x00000040 |
| 53 | |
Adrian Alonso | f31599f | 2015-08-06 15:43:17 -0500 | [diff] [blame] | 54 | #define USBNC_OFFSET 0x200 |
Peng Fan | 9e3eab3 | 2016-12-22 17:06:42 +0800 | [diff] [blame] | 55 | #define USBNC_PHY_STATUS_OFFSET 0x23C |
Adrian Alonso | f31599f | 2015-08-06 15:43:17 -0500 | [diff] [blame] | 56 | #define USBNC_PHYSTATUS_ID_DIG (1 << 4) /* otg_id status */ |
| 57 | #define USBNC_PHYCFG2_ACAENB (1 << 4) /* otg_id detection enable */ |
Stefan Agner | 475cf91 | 2016-07-13 00:25:37 -0700 | [diff] [blame] | 58 | #define UCTRL_PWR_POL (1 << 9) /* OTG Polarity of Power Pin */ |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 59 | #define UCTRL_OVER_CUR_POL (1 << 8) /* OTG Polarity of Overcurrent */ |
| 60 | #define UCTRL_OVER_CUR_DIS (1 << 7) /* Disable OTG Overcurrent Detection */ |
| 61 | |
| 62 | /* USBCMD */ |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 63 | #define UCMD_RUN_STOP (1 << 0) /* controller run/stop */ |
| 64 | #define UCMD_RESET (1 << 1) /* controller reset */ |
| 65 | |
Adrian Alonso | f31599f | 2015-08-06 15:43:17 -0500 | [diff] [blame] | 66 | #if defined(CONFIG_MX6) |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 67 | static const unsigned phy_bases[] = { |
| 68 | USB_PHY0_BASE_ADDR, |
| 69 | USB_PHY1_BASE_ADDR, |
| 70 | }; |
| 71 | |
| 72 | static void usb_internal_phy_clock_gate(int index, int on) |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 73 | { |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 74 | void __iomem *phy_reg; |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 75 | |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 76 | if (index >= ARRAY_SIZE(phy_bases)) |
| 77 | return; |
| 78 | |
| 79 | phy_reg = (void __iomem *)phy_bases[index]; |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 80 | phy_reg += on ? USBPHY_CTRL_CLR : USBPHY_CTRL_SET; |
Adrian Alonso | aee79b4 | 2015-08-06 15:43:15 -0500 | [diff] [blame] | 81 | writel(USBPHY_CTRL_CLKGATE, phy_reg); |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 82 | } |
| 83 | |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 84 | static void usb_power_config(int index) |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 85 | { |
Wolfgang Grandegger | 5d113ca | 2012-05-02 04:36:39 +0000 | [diff] [blame] | 86 | struct anatop_regs __iomem *anatop = |
| 87 | (struct anatop_regs __iomem *)ANATOP_BASE_ADDR; |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 88 | void __iomem *chrg_detect; |
| 89 | void __iomem *pll_480_ctrl_clr; |
| 90 | void __iomem *pll_480_ctrl_set; |
| 91 | |
| 92 | switch (index) { |
| 93 | case 0: |
| 94 | chrg_detect = &anatop->usb1_chrg_detect; |
| 95 | pll_480_ctrl_clr = &anatop->usb1_pll_480_ctrl_clr; |
| 96 | pll_480_ctrl_set = &anatop->usb1_pll_480_ctrl_set; |
| 97 | break; |
| 98 | case 1: |
| 99 | chrg_detect = &anatop->usb2_chrg_detect; |
| 100 | pll_480_ctrl_clr = &anatop->usb2_pll_480_ctrl_clr; |
| 101 | pll_480_ctrl_set = &anatop->usb2_pll_480_ctrl_set; |
| 102 | break; |
| 103 | default: |
| 104 | return; |
| 105 | } |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 106 | /* |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 107 | * Some phy and power's special controls |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 108 | * 1. The external charger detector needs to be disabled |
| 109 | * or the signal at DP will be poor |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 110 | * 2. The PLL's power and output to usb |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 111 | * is totally controlled by IC, so the Software only needs |
| 112 | * to enable them at initializtion. |
| 113 | */ |
Adrian Alonso | aee79b4 | 2015-08-06 15:43:15 -0500 | [diff] [blame] | 114 | writel(ANADIG_USB2_CHRG_DETECT_EN_B | |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 115 | ANADIG_USB2_CHRG_DETECT_CHK_CHRG_B, |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 116 | chrg_detect); |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 117 | |
Adrian Alonso | aee79b4 | 2015-08-06 15:43:15 -0500 | [diff] [blame] | 118 | writel(ANADIG_USB2_PLL_480_CTRL_BYPASS, |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 119 | pll_480_ctrl_clr); |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 120 | |
Adrian Alonso | aee79b4 | 2015-08-06 15:43:15 -0500 | [diff] [blame] | 121 | writel(ANADIG_USB2_PLL_480_CTRL_ENABLE | |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 122 | ANADIG_USB2_PLL_480_CTRL_POWER | |
| 123 | ANADIG_USB2_PLL_480_CTRL_EN_USB_CLKS, |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 124 | pll_480_ctrl_set); |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 125 | } |
| 126 | |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 127 | /* Return 0 : host node, <>0 : device mode */ |
| 128 | static int usb_phy_enable(int index, struct usb_ehci *ehci) |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 129 | { |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 130 | void __iomem *phy_reg; |
| 131 | void __iomem *phy_ctrl; |
| 132 | void __iomem *usb_cmd; |
Adrian Alonso | c52eb1c | 2015-08-06 15:46:03 -0500 | [diff] [blame] | 133 | int ret; |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 134 | |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 135 | if (index >= ARRAY_SIZE(phy_bases)) |
| 136 | return 0; |
| 137 | |
| 138 | phy_reg = (void __iomem *)phy_bases[index]; |
| 139 | phy_ctrl = (void __iomem *)(phy_reg + USBPHY_CTRL); |
| 140 | usb_cmd = (void __iomem *)&ehci->usbcmd; |
| 141 | |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 142 | /* Stop then Reset */ |
Adrian Alonso | aee79b4 | 2015-08-06 15:43:15 -0500 | [diff] [blame] | 143 | clrbits_le32(usb_cmd, UCMD_RUN_STOP); |
Mateusz Kulikowski | 4073b83 | 2016-01-23 11:54:32 +0100 | [diff] [blame] | 144 | ret = wait_for_bit(__func__, usb_cmd, UCMD_RUN_STOP, false, 10000, |
| 145 | false); |
Adrian Alonso | c52eb1c | 2015-08-06 15:46:03 -0500 | [diff] [blame] | 146 | if (ret) |
| 147 | return ret; |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 148 | |
Adrian Alonso | aee79b4 | 2015-08-06 15:43:15 -0500 | [diff] [blame] | 149 | setbits_le32(usb_cmd, UCMD_RESET); |
Mateusz Kulikowski | 4073b83 | 2016-01-23 11:54:32 +0100 | [diff] [blame] | 150 | ret = wait_for_bit(__func__, usb_cmd, UCMD_RESET, false, 10000, false); |
Adrian Alonso | c52eb1c | 2015-08-06 15:46:03 -0500 | [diff] [blame] | 151 | if (ret) |
| 152 | return ret; |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 153 | |
| 154 | /* Reset USBPHY module */ |
Adrian Alonso | aee79b4 | 2015-08-06 15:43:15 -0500 | [diff] [blame] | 155 | setbits_le32(phy_ctrl, USBPHY_CTRL_SFTRST); |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 156 | udelay(10); |
| 157 | |
| 158 | /* Remove CLKGATE and SFTRST */ |
Adrian Alonso | aee79b4 | 2015-08-06 15:43:15 -0500 | [diff] [blame] | 159 | clrbits_le32(phy_ctrl, USBPHY_CTRL_CLKGATE | USBPHY_CTRL_SFTRST); |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 160 | udelay(10); |
| 161 | |
| 162 | /* Power up the PHY */ |
Adrian Alonso | aee79b4 | 2015-08-06 15:43:15 -0500 | [diff] [blame] | 163 | writel(0, phy_reg + USBPHY_PWD); |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 164 | /* enable FS/LS device */ |
Adrian Alonso | aee79b4 | 2015-08-06 15:43:15 -0500 | [diff] [blame] | 165 | setbits_le32(phy_ctrl, USBPHY_CTRL_ENUTMILEVEL2 | |
| 166 | USBPHY_CTRL_ENUTMILEVEL3); |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 167 | |
Peng Fan | 220402e | 2014-11-10 08:50:39 +0800 | [diff] [blame] | 168 | return 0; |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 169 | } |
| 170 | |
Adrian Alonso | f31599f | 2015-08-06 15:43:17 -0500 | [diff] [blame] | 171 | int usb_phy_mode(int port) |
| 172 | { |
| 173 | void __iomem *phy_reg; |
| 174 | void __iomem *phy_ctrl; |
| 175 | u32 val; |
| 176 | |
| 177 | phy_reg = (void __iomem *)phy_bases[port]; |
| 178 | phy_ctrl = (void __iomem *)(phy_reg + USBPHY_CTRL); |
| 179 | |
| 180 | val = readl(phy_ctrl); |
| 181 | |
| 182 | if (val & USBPHY_CTRL_OTG_ID) |
| 183 | return USB_INIT_DEVICE; |
| 184 | else |
| 185 | return USB_INIT_HOST; |
| 186 | } |
| 187 | |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 188 | /* Base address for this IP block is 0x02184800 */ |
| 189 | struct usbnc_regs { |
| 190 | u32 ctrl[4]; /* otg/host1-3 */ |
| 191 | u32 uh2_hsic_ctrl; |
| 192 | u32 uh3_hsic_ctrl; |
| 193 | u32 otg_phy_ctrl_0; |
| 194 | u32 uh1_phy_ctrl_0; |
| 195 | }; |
Adrian Alonso | f31599f | 2015-08-06 15:43:17 -0500 | [diff] [blame] | 196 | #elif defined(CONFIG_MX7) |
| 197 | struct usbnc_regs { |
| 198 | u32 ctrl1; |
| 199 | u32 ctrl2; |
| 200 | u32 reserve1[10]; |
| 201 | u32 phy_cfg1; |
| 202 | u32 phy_cfg2; |
Peng Fan | 13186cf | 2016-06-20 09:43:08 +0800 | [diff] [blame] | 203 | u32 reserve2; |
Adrian Alonso | f31599f | 2015-08-06 15:43:17 -0500 | [diff] [blame] | 204 | u32 phy_status; |
Peng Fan | 13186cf | 2016-06-20 09:43:08 +0800 | [diff] [blame] | 205 | u32 reserve3[4]; |
Adrian Alonso | f31599f | 2015-08-06 15:43:17 -0500 | [diff] [blame] | 206 | u32 adp_cfg1; |
| 207 | u32 adp_cfg2; |
| 208 | u32 adp_status; |
| 209 | }; |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 210 | |
Adrian Alonso | f31599f | 2015-08-06 15:43:17 -0500 | [diff] [blame] | 211 | static void usb_power_config(int index) |
| 212 | { |
| 213 | struct usbnc_regs *usbnc = (struct usbnc_regs *)(USB_BASE_ADDR + |
| 214 | (0x10000 * index) + USBNC_OFFSET); |
| 215 | void __iomem *phy_cfg2 = (void __iomem *)(&usbnc->phy_cfg2); |
Stefan Agner | 475cf91 | 2016-07-13 00:25:37 -0700 | [diff] [blame] | 216 | void __iomem *ctrl = (void __iomem *)(&usbnc->ctrl1); |
Adrian Alonso | f31599f | 2015-08-06 15:43:17 -0500 | [diff] [blame] | 217 | |
Peng Fan | 928d3d0 | 2016-06-20 09:43:09 +0800 | [diff] [blame] | 218 | /* |
| 219 | * Clear the ACAENB to enable usb_otg_id detection, |
| 220 | * otherwise it is the ACA detection enabled. |
| 221 | */ |
| 222 | clrbits_le32(phy_cfg2, USBNC_PHYCFG2_ACAENB); |
Stefan Agner | 475cf91 | 2016-07-13 00:25:37 -0700 | [diff] [blame] | 223 | |
| 224 | /* Set power polarity to high active */ |
Stefan Agner | 8652ce9 | 2016-07-13 00:25:38 -0700 | [diff] [blame] | 225 | #ifdef CONFIG_MXC_USB_OTG_HACTIVE |
Stefan Agner | 475cf91 | 2016-07-13 00:25:37 -0700 | [diff] [blame] | 226 | setbits_le32(ctrl, UCTRL_PWR_POL); |
Stefan Agner | 8652ce9 | 2016-07-13 00:25:38 -0700 | [diff] [blame] | 227 | #else |
| 228 | clrbits_le32(ctrl, UCTRL_PWR_POL); |
| 229 | #endif |
Adrian Alonso | f31599f | 2015-08-06 15:43:17 -0500 | [diff] [blame] | 230 | } |
| 231 | |
| 232 | int usb_phy_mode(int port) |
| 233 | { |
| 234 | struct usbnc_regs *usbnc = (struct usbnc_regs *)(USB_BASE_ADDR + |
| 235 | (0x10000 * port) + USBNC_OFFSET); |
| 236 | void __iomem *status = (void __iomem *)(&usbnc->phy_status); |
| 237 | u32 val; |
| 238 | |
| 239 | val = readl(status); |
| 240 | |
| 241 | if (val & USBNC_PHYSTATUS_ID_DIG) |
| 242 | return USB_INIT_DEVICE; |
| 243 | else |
| 244 | return USB_INIT_HOST; |
| 245 | } |
| 246 | #endif |
| 247 | |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 248 | static void usb_oc_config(int index) |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 249 | { |
Adrian Alonso | f31599f | 2015-08-06 15:43:17 -0500 | [diff] [blame] | 250 | #if defined(CONFIG_MX6) |
Ye.Li | f93453a | 2014-09-15 17:23:14 +0800 | [diff] [blame] | 251 | struct usbnc_regs *usbnc = (struct usbnc_regs *)(USB_BASE_ADDR + |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 252 | USB_OTHERREGS_OFFSET); |
| 253 | void __iomem *ctrl = (void __iomem *)(&usbnc->ctrl[index]); |
Adrian Alonso | f31599f | 2015-08-06 15:43:17 -0500 | [diff] [blame] | 254 | #elif defined(CONFIG_MX7) |
| 255 | struct usbnc_regs *usbnc = (struct usbnc_regs *)(USB_BASE_ADDR + |
| 256 | (0x10000 * index) + USBNC_OFFSET); |
| 257 | void __iomem *ctrl = (void __iomem *)(&usbnc->ctrl1); |
| 258 | #endif |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 259 | |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 260 | #if CONFIG_MACH_TYPE == MACH_TYPE_MX6Q_ARM2 |
| 261 | /* mx6qarm2 seems to required a different setting*/ |
Adrian Alonso | aee79b4 | 2015-08-06 15:43:15 -0500 | [diff] [blame] | 262 | clrbits_le32(ctrl, UCTRL_OVER_CUR_POL); |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 263 | #else |
Adrian Alonso | aee79b4 | 2015-08-06 15:43:15 -0500 | [diff] [blame] | 264 | setbits_le32(ctrl, UCTRL_OVER_CUR_POL); |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 265 | #endif |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 266 | |
Adrian Alonso | aee79b4 | 2015-08-06 15:43:15 -0500 | [diff] [blame] | 267 | setbits_le32(ctrl, UCTRL_OVER_CUR_DIS); |
Peng Fan | 220402e | 2014-11-10 08:50:39 +0800 | [diff] [blame] | 268 | } |
| 269 | |
Adrian Alonso | 14dfbbb | 2015-08-06 15:43:16 -0500 | [diff] [blame] | 270 | /** |
Stefan Agner | 3dfd3a0 | 2016-05-05 16:59:12 -0700 | [diff] [blame] | 271 | * board_usb_phy_mode - override usb phy mode |
Adrian Alonso | 14dfbbb | 2015-08-06 15:43:16 -0500 | [diff] [blame] | 272 | * @port: usb host/otg port |
| 273 | * |
| 274 | * Target board specific, override usb_phy_mode. |
| 275 | * When usb-otg is used as usb host port, iomux pad usb_otg_id can be |
| 276 | * left disconnected in this case usb_phy_mode will not be able to identify |
| 277 | * the phy mode that usb port is used. |
| 278 | * Machine file overrides board_usb_phy_mode. |
| 279 | * |
| 280 | * Return: USB_INIT_DEVICE or USB_INIT_HOST |
| 281 | */ |
Peng Fan | 220402e | 2014-11-10 08:50:39 +0800 | [diff] [blame] | 282 | int __weak board_usb_phy_mode(int port) |
| 283 | { |
| 284 | return usb_phy_mode(port); |
| 285 | } |
| 286 | |
Adrian Alonso | 14dfbbb | 2015-08-06 15:43:16 -0500 | [diff] [blame] | 287 | /** |
| 288 | * board_ehci_hcd_init - set usb vbus voltage |
| 289 | * @port: usb otg port |
| 290 | * |
| 291 | * Target board specific, setup iomux pad to setup supply vbus voltage |
| 292 | * for usb otg port. Machine board file overrides board_ehci_hcd_init |
| 293 | * |
| 294 | * Return: 0 Success |
| 295 | */ |
Benoît Thébaudeau | 98023c1 | 2012-11-13 09:58:35 +0000 | [diff] [blame] | 296 | int __weak board_ehci_hcd_init(int port) |
| 297 | { |
| 298 | return 0; |
| 299 | } |
| 300 | |
Adrian Alonso | 14dfbbb | 2015-08-06 15:43:16 -0500 | [diff] [blame] | 301 | /** |
| 302 | * board_ehci_power - enables/disables usb vbus voltage |
| 303 | * @port: usb otg port |
| 304 | * @on: on/off vbus voltage |
| 305 | * |
| 306 | * Enables/disables supply vbus voltage for usb otg port. |
| 307 | * Machine board file overrides board_ehci_power |
| 308 | * |
| 309 | * Return: 0 Success |
| 310 | */ |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 311 | int __weak board_ehci_power(int port, int on) |
| 312 | { |
| 313 | return 0; |
| 314 | } |
| 315 | |
Peng Fan | 5c363c1 | 2016-06-17 14:19:27 +0800 | [diff] [blame] | 316 | int ehci_mx6_common_init(struct usb_ehci *ehci, int index) |
| 317 | { |
| 318 | int ret; |
| 319 | |
| 320 | enable_usboh3_clk(1); |
| 321 | mdelay(1); |
| 322 | |
| 323 | /* Do board specific initialization */ |
| 324 | ret = board_ehci_hcd_init(index); |
| 325 | if (ret) |
| 326 | return ret; |
| 327 | |
| 328 | usb_power_config(index); |
| 329 | usb_oc_config(index); |
| 330 | |
| 331 | #if defined(CONFIG_MX6) |
| 332 | usb_internal_phy_clock_gate(index, 1); |
| 333 | usb_phy_enable(index, ehci); |
| 334 | #endif |
| 335 | |
| 336 | return 0; |
| 337 | } |
| 338 | |
| 339 | #ifndef CONFIG_DM_USB |
Troy Kisky | 7d6bbb9 | 2013-10-10 15:27:57 -0700 | [diff] [blame] | 340 | int ehci_hcd_init(int index, enum usb_init_type init, |
| 341 | struct ehci_hccr **hccr, struct ehci_hcor **hcor) |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 342 | { |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 343 | enum usb_init_type type; |
Adrian Alonso | f31599f | 2015-08-06 15:43:17 -0500 | [diff] [blame] | 344 | #if defined(CONFIG_MX6) |
| 345 | u32 controller_spacing = 0x200; |
| 346 | #elif defined(CONFIG_MX7) |
| 347 | u32 controller_spacing = 0x10000; |
| 348 | #endif |
Ye.Li | f93453a | 2014-09-15 17:23:14 +0800 | [diff] [blame] | 349 | struct usb_ehci *ehci = (struct usb_ehci *)(USB_BASE_ADDR + |
Adrian Alonso | f31599f | 2015-08-06 15:43:17 -0500 | [diff] [blame] | 350 | (controller_spacing * index)); |
Stefan Agner | 3dfd3a0 | 2016-05-05 16:59:12 -0700 | [diff] [blame] | 351 | int ret; |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 352 | |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 353 | if (index > 3) |
| 354 | return -EINVAL; |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 355 | |
Peng Fan | 5c363c1 | 2016-06-17 14:19:27 +0800 | [diff] [blame] | 356 | ret = ehci_mx6_common_init(ehci, index); |
Stefan Agner | 3dfd3a0 | 2016-05-05 16:59:12 -0700 | [diff] [blame] | 357 | if (ret) |
| 358 | return ret; |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 359 | |
Peng Fan | 220402e | 2014-11-10 08:50:39 +0800 | [diff] [blame] | 360 | type = board_usb_phy_mode(index); |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 361 | |
Peng Fan | 5c363c1 | 2016-06-17 14:19:27 +0800 | [diff] [blame] | 362 | if (hccr && hcor) { |
| 363 | *hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength); |
| 364 | *hcor = (struct ehci_hcor *)((uint32_t)*hccr + |
| 365 | HC_LENGTH(ehci_readl(&(*hccr)->cr_capbase))); |
| 366 | } |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 367 | |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 368 | if ((type == init) || (type == USB_INIT_DEVICE)) |
| 369 | board_ehci_power(index, (type == USB_INIT_DEVICE) ? 0 : 1); |
| 370 | if (type != init) |
| 371 | return -ENODEV; |
| 372 | if (type == USB_INIT_DEVICE) |
| 373 | return 0; |
Adrian Alonso | f31599f | 2015-08-06 15:43:17 -0500 | [diff] [blame] | 374 | |
Troy Kisky | ed72a9e | 2013-10-10 15:27:59 -0700 | [diff] [blame] | 375 | setbits_le32(&ehci->usbmode, CM_HOST); |
Adrian Alonso | aee79b4 | 2015-08-06 15:43:15 -0500 | [diff] [blame] | 376 | writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc); |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 377 | setbits_le32(&ehci->portsc, USB_EN); |
| 378 | |
| 379 | mdelay(10); |
| 380 | |
| 381 | return 0; |
| 382 | } |
| 383 | |
Lucas Stach | 3494a4c | 2012-09-26 00:14:35 +0200 | [diff] [blame] | 384 | int ehci_hcd_stop(int index) |
Wolfgang Grandegger | 1859b70 | 2012-02-08 22:33:25 +0000 | [diff] [blame] | 385 | { |
Peng Fan | 5c363c1 | 2016-06-17 14:19:27 +0800 | [diff] [blame] | 386 | return 0; |
| 387 | } |
| 388 | #else |
| 389 | struct ehci_mx6_priv_data { |
| 390 | struct ehci_ctrl ctrl; |
| 391 | struct usb_ehci *ehci; |
Peng Fan | 1335133 | 2016-12-22 17:06:43 +0800 | [diff] [blame] | 392 | struct udevice *vbus_supply; |
Peng Fan | 5c363c1 | 2016-06-17 14:19:27 +0800 | [diff] [blame] | 393 | enum usb_init_type init_type; |
| 394 | int portnr; |
| 395 | }; |
| 396 | |
| 397 | static int mx6_init_after_reset(struct ehci_ctrl *dev) |
| 398 | { |
| 399 | struct ehci_mx6_priv_data *priv = dev->priv; |
| 400 | enum usb_init_type type = priv->init_type; |
| 401 | struct usb_ehci *ehci = priv->ehci; |
| 402 | int ret; |
| 403 | |
| 404 | ret = ehci_mx6_common_init(priv->ehci, priv->portnr); |
| 405 | if (ret) |
| 406 | return ret; |
| 407 | |
Peng Fan | 1335133 | 2016-12-22 17:06:43 +0800 | [diff] [blame] | 408 | if (priv->vbus_supply) { |
| 409 | ret = regulator_set_enable(priv->vbus_supply, |
| 410 | (type == USB_INIT_DEVICE) ? |
| 411 | false : true); |
| 412 | if (ret) { |
| 413 | puts("Error enabling VBUS supply\n"); |
| 414 | return ret; |
| 415 | } |
| 416 | } |
Peng Fan | 5c363c1 | 2016-06-17 14:19:27 +0800 | [diff] [blame] | 417 | |
| 418 | if (type == USB_INIT_DEVICE) |
| 419 | return 0; |
| 420 | |
| 421 | setbits_le32(&ehci->usbmode, CM_HOST); |
| 422 | writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc); |
| 423 | setbits_le32(&ehci->portsc, USB_EN); |
| 424 | |
| 425 | mdelay(10); |
| 426 | |
| 427 | return 0; |
| 428 | } |
| 429 | |
| 430 | static const struct ehci_ops mx6_ehci_ops = { |
| 431 | .init_after_reset = mx6_init_after_reset |
| 432 | }; |
| 433 | |
Peng Fan | 9e3eab3 | 2016-12-22 17:06:42 +0800 | [diff] [blame] | 434 | static int ehci_usb_phy_mode(struct udevice *dev) |
| 435 | { |
| 436 | struct usb_platdata *plat = dev_get_platdata(dev); |
| 437 | void *__iomem addr = (void *__iomem)dev_get_addr(dev); |
| 438 | void *__iomem phy_ctrl, *__iomem phy_status; |
| 439 | const void *blob = gd->fdt_blob; |
Simon Glass | dd79d6e | 2017-01-17 16:52:55 -0700 | [diff] [blame] | 440 | int offset = dev_of_offset(dev), phy_off; |
Peng Fan | 9e3eab3 | 2016-12-22 17:06:42 +0800 | [diff] [blame] | 441 | u32 val; |
| 442 | |
| 443 | /* |
| 444 | * About fsl,usbphy, Refer to |
| 445 | * Documentation/devicetree/bindings/usb/ci-hdrc-usb2.txt. |
| 446 | */ |
| 447 | if (is_mx6()) { |
| 448 | phy_off = fdtdec_lookup_phandle(blob, |
| 449 | offset, |
| 450 | "fsl,usbphy"); |
| 451 | if (phy_off < 0) |
| 452 | return -EINVAL; |
| 453 | |
| 454 | addr = (void __iomem *)fdtdec_get_addr(blob, phy_off, |
| 455 | "reg"); |
| 456 | if ((fdt_addr_t)addr == FDT_ADDR_T_NONE) |
| 457 | return -EINVAL; |
| 458 | |
| 459 | phy_ctrl = (void __iomem *)(addr + USBPHY_CTRL); |
| 460 | val = readl(phy_ctrl); |
| 461 | |
| 462 | if (val & USBPHY_CTRL_OTG_ID) |
| 463 | plat->init_type = USB_INIT_DEVICE; |
| 464 | else |
| 465 | plat->init_type = USB_INIT_HOST; |
| 466 | } else if (is_mx7()) { |
| 467 | phy_status = (void __iomem *)(addr + |
| 468 | USBNC_PHY_STATUS_OFFSET); |
| 469 | val = readl(phy_status); |
| 470 | |
| 471 | if (val & USBNC_PHYSTATUS_ID_DIG) |
| 472 | plat->init_type = USB_INIT_DEVICE; |
| 473 | else |
| 474 | plat->init_type = USB_INIT_HOST; |
| 475 | } else { |
| 476 | return -EINVAL; |
| 477 | } |
| 478 | |
| 479 | return 0; |
| 480 | } |
| 481 | |
| 482 | static int ehci_usb_ofdata_to_platdata(struct udevice *dev) |
| 483 | { |
| 484 | struct usb_platdata *plat = dev_get_platdata(dev); |
| 485 | const char *mode; |
| 486 | |
Simon Glass | dd79d6e | 2017-01-17 16:52:55 -0700 | [diff] [blame] | 487 | mode = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), "dr_mode", NULL); |
Peng Fan | 9e3eab3 | 2016-12-22 17:06:42 +0800 | [diff] [blame] | 488 | if (mode) { |
| 489 | if (strcmp(mode, "peripheral") == 0) |
| 490 | plat->init_type = USB_INIT_DEVICE; |
| 491 | else if (strcmp(mode, "host") == 0) |
| 492 | plat->init_type = USB_INIT_HOST; |
| 493 | else if (strcmp(mode, "otg") == 0) |
| 494 | return ehci_usb_phy_mode(dev); |
| 495 | else |
| 496 | return -EINVAL; |
| 497 | |
| 498 | return 0; |
| 499 | } |
| 500 | |
| 501 | return ehci_usb_phy_mode(dev); |
| 502 | } |
| 503 | |
Peng Fan | 5c363c1 | 2016-06-17 14:19:27 +0800 | [diff] [blame] | 504 | static int ehci_usb_probe(struct udevice *dev) |
| 505 | { |
| 506 | struct usb_platdata *plat = dev_get_platdata(dev); |
| 507 | struct usb_ehci *ehci = (struct usb_ehci *)dev_get_addr(dev); |
| 508 | struct ehci_mx6_priv_data *priv = dev_get_priv(dev); |
Peng Fan | 1335133 | 2016-12-22 17:06:43 +0800 | [diff] [blame] | 509 | enum usb_init_type type = plat->init_type; |
Peng Fan | 5c363c1 | 2016-06-17 14:19:27 +0800 | [diff] [blame] | 510 | struct ehci_hccr *hccr; |
| 511 | struct ehci_hcor *hcor; |
| 512 | int ret; |
| 513 | |
| 514 | priv->ehci = ehci; |
| 515 | priv->portnr = dev->seq; |
Peng Fan | 1335133 | 2016-12-22 17:06:43 +0800 | [diff] [blame] | 516 | priv->init_type = type; |
| 517 | |
| 518 | ret = device_get_supply_regulator(dev, "vbus-supply", |
| 519 | &priv->vbus_supply); |
| 520 | if (ret) |
| 521 | debug("%s: No vbus supply\n", dev->name); |
Peng Fan | 5c363c1 | 2016-06-17 14:19:27 +0800 | [diff] [blame] | 522 | |
| 523 | ret = ehci_mx6_common_init(ehci, priv->portnr); |
| 524 | if (ret) |
| 525 | return ret; |
| 526 | |
Peng Fan | 1335133 | 2016-12-22 17:06:43 +0800 | [diff] [blame] | 527 | if (priv->vbus_supply) { |
| 528 | ret = regulator_set_enable(priv->vbus_supply, |
| 529 | (type == USB_INIT_DEVICE) ? |
| 530 | false : true); |
| 531 | if (ret) { |
| 532 | puts("Error enabling VBUS supply\n"); |
| 533 | return ret; |
| 534 | } |
| 535 | } |
Peng Fan | 5c363c1 | 2016-06-17 14:19:27 +0800 | [diff] [blame] | 536 | |
| 537 | if (priv->init_type == USB_INIT_HOST) { |
| 538 | setbits_le32(&ehci->usbmode, CM_HOST); |
| 539 | writel(CONFIG_MXC_USB_PORTSC, &ehci->portsc); |
| 540 | setbits_le32(&ehci->portsc, USB_EN); |
| 541 | } |
| 542 | |
| 543 | mdelay(10); |
| 544 | |
| 545 | hccr = (struct ehci_hccr *)((uint32_t)&ehci->caplength); |
| 546 | hcor = (struct ehci_hcor *)((uint32_t)hccr + |
| 547 | HC_LENGTH(ehci_readl(&(hccr)->cr_capbase))); |
| 548 | |
| 549 | return ehci_register(dev, hccr, hcor, &mx6_ehci_ops, 0, priv->init_type); |
| 550 | } |
| 551 | |
Peng Fan | 5c363c1 | 2016-06-17 14:19:27 +0800 | [diff] [blame] | 552 | static const struct udevice_id mx6_usb_ids[] = { |
| 553 | { .compatible = "fsl,imx27-usb" }, |
| 554 | { } |
| 555 | }; |
| 556 | |
| 557 | U_BOOT_DRIVER(usb_mx6) = { |
| 558 | .name = "ehci_mx6", |
| 559 | .id = UCLASS_USB, |
| 560 | .of_match = mx6_usb_ids, |
Peng Fan | 9e3eab3 | 2016-12-22 17:06:42 +0800 | [diff] [blame] | 561 | .ofdata_to_platdata = ehci_usb_ofdata_to_platdata, |
Peng Fan | 5c363c1 | 2016-06-17 14:19:27 +0800 | [diff] [blame] | 562 | .probe = ehci_usb_probe, |
Masahiro Yamada | d41919b | 2016-09-06 22:17:34 +0900 | [diff] [blame] | 563 | .remove = ehci_deregister, |
Peng Fan | 5c363c1 | 2016-06-17 14:19:27 +0800 | [diff] [blame] | 564 | .ops = &ehci_usb_ops, |
| 565 | .platdata_auto_alloc_size = sizeof(struct usb_platdata), |
| 566 | .priv_auto_alloc_size = sizeof(struct ehci_mx6_priv_data), |
| 567 | .flags = DM_FLAG_ALLOC_PRIV_DMA, |
| 568 | }; |
| 569 | #endif |