blob: de747a48be223973ee375afe7ae23db5bbd23ee4 [file] [log] [blame]
TsiChung Liew3cdc00a2008-08-11 13:41:49 +00001/*
2 * Configuation settings for the Freescale MCF54451 EVB board.
3 *
4 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChung Liew3cdc00a2008-08-11 13:41:49 +00008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M54451EVB_H
15#define _M54451EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000021#define CONFIG_M54451EVB /* M54451EVB board */
22
Alison Wang8f6d8f32015-02-12 18:33:15 +080023#define CONFIG_DISPLAY_BOARDINFO
24
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000025#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020026#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000027#define CONFIG_BAUDRATE 115200
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000028
29#undef CONFIG_WATCHDOG
30
31#define CONFIG_TIMESTAMP /* Print image info with timestamp */
32
33/*
34 * BOOTP options
35 */
36#define CONFIG_BOOTP_BOOTFILESIZE
37#define CONFIG_BOOTP_BOOTPATH
38#define CONFIG_BOOTP_GATEWAY
39#define CONFIG_BOOTP_HOSTNAME
40
41/* Command line configuration */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000042#define CONFIG_CMD_CACHE
43#define CONFIG_CMD_DATE
44#define CONFIG_CMD_DHCP
45#define CONFIG_CMD_ELF
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000046#define CONFIG_CMD_I2C
47#undef CONFIG_CMD_JFFS2
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000048#define CONFIG_CMD_MII
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000049#define CONFIG_CMD_PING
50#define CONFIG_CMD_REGINFO
51#define CONFIG_CMD_SPI
52#define CONFIG_CMD_SF
53
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000054
55/* Network configuration */
56#define CONFIG_MCFFEC
57#ifdef CONFIG_MCFFEC
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000058# define CONFIG_MII 1
59# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060# define CONFIG_SYS_DISCOVER_PHY
61# define CONFIG_SYS_RX_ETH_BUFFER 8
62# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000063
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064# define CONFIG_SYS_FEC0_PINMUX 0
65# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000066# define MCFFEC_TOUT_LOOP 50000
67
68# define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
TsiChung Liewb31abce2009-07-08 07:41:24 +000069# define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:2M(kernel)ro,-(jffs2)"
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000070# define CONFIG_ETHPRIME "FEC0"
71# define CONFIG_IPADDR 192.162.1.2
72# define CONFIG_NETMASK 255.255.255.0
73# define CONFIG_SERVERIP 192.162.1.1
74# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000075
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
77# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000078# define FECDUPLEX FULL
79# define FECSPEED _100BASET
80# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020081# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
82# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000083# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000085#endif
86
87#define CONFIG_HOSTNAME M54451EVB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020088#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000089/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_LOAD_ADDR2 0x40010007
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000091#define CONFIG_EXTRA_ENV_SETTINGS \
92 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020093 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000094 "loadaddr=0x40010000\0" \
95 "sbfhdr=sbfhdr.bin\0" \
96 "uboot=u-boot.bin\0" \
97 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020098 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000099 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +0800100 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000101 "sf erase 0 30000;" \
102 "sf write ${loadaddr} 0 30000;" \
103 "save\0" \
104 ""
105#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000107#define CONFIG_EXTRA_ENV_SETTINGS \
108 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200109 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000110 "loadaddr=40010000\0" \
111 "u-boot=u-boot.bin\0" \
112 "load=tftp ${loadaddr) ${u-boot}\0" \
113 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200114 "prog=prot off 0 " __stringify(CONFIG_SYS_UBOOT_END) \
115 "; era 0 " __stringify(CONFIG_SYS_UBOOT_END) " ;" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000116 "cp.b ${loadaddr} 0 ${filesize};" \
117 "save\0" \
118 ""
119#endif
120
121/* Realtime clock */
122#define CONFIG_MCFRTC
123#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000125
126/* Timer */
127#define CONFIG_MCFTMR
128#undef CONFIG_MCFPIT
129
130/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +0200131#define CONFIG_SYS_I2C
132#define CONFIG_SYS_I2C_FSL
133#define CONFIG_SYS_FSL_I2C_SPEED 80000
134#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
135#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liewb78c9882009-06-11 15:39:57 +0000136#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000137
138/* DSPI and Serial Flash */
TsiChung Liewa424ba22009-06-30 14:18:29 +0000139#define CONFIG_CF_SPI
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000140#define CONFIG_CF_DSPI
141#define CONFIG_SERIAL_FLASH
142#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_SBFHDR_SIZE 0x7
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000144#ifdef CONFIG_CMD_SPI
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000145# define CONFIG_SPI_FLASH_STMICRO
146
TsiChung Liewa424ba22009-06-30 14:18:29 +0000147# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
148 DSPI_CTAR_PCSSCK_1CLK | \
149 DSPI_CTAR_PASC(0) | \
150 DSPI_CTAR_PDT(0) | \
151 DSPI_CTAR_CSSCK(0) | \
152 DSPI_CTAR_ASC(0) | \
153 DSPI_CTAR_DT(1))
154# define CONFIG_SYS_DSPI_CTAR1 (CONFIG_SYS_DSPI_CTAR0)
155# define CONFIG_SYS_DSPI_CTAR2 (CONFIG_SYS_DSPI_CTAR0)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000156#endif
157
158/* Input, PCI, Flexbus, and VCO */
159#define CONFIG_EXTRA_CLOCK
160
TsiChung Liewb78c9882009-06-11 15:39:57 +0000161#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000162
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000164
165#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000167#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000169#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
171#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
172#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000173
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000175
TsiChung Liewb78c9882009-06-11 15:39:57 +0000176#define CONFIG_SYS_MBAR 0xFC000000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000177
178/*
179 * Low Level Configuration Settings
180 * (address mappings, register initial values, etc.)
181 * You should know what you are doing if you make changes here.
182 */
183
184/*-----------------------------------------------------------------------
185 * Definitions for initial stack pointer and data area (in DPRAM)
186 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200188#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200190#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200192#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000193
194/*-----------------------------------------------------------------------
195 * Start addresses for the final memory configuration
196 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000198 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_SDRAM_BASE 0x40000000
200#define CONFIG_SYS_SDRAM_SIZE 128 /* SDRAM size in MB */
201#define CONFIG_SYS_SDRAM_CFG1 0x33633F30
202#define CONFIG_SYS_SDRAM_CFG2 0x57670000
203#define CONFIG_SYS_SDRAM_CTRL 0xE20D2C00
204#define CONFIG_SYS_SDRAM_EMOD 0x80810000
205#define CONFIG_SYS_SDRAM_MODE 0x008D0000
206#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x44
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000207
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
209#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000210
211#ifdef CONFIG_CF_SBF
Jason Jinded4eb42011-08-19 10:10:40 +0800212# define CONFIG_SERIAL_BOOT
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200213# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000214#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000216#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
218#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000219
Jason Jinded4eb42011-08-19 10:10:40 +0800220/* Reserve 256 kB for malloc() */
221#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000222/*
223 * For booting Linux, the board info and command line data
224 * have to be in the first 8 MB of memory, since this is
225 * the maximum mapped by the Linux kernel during initialization ??
226 */
227/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000229
230/* Configuration for environment
Jason Jinded4eb42011-08-19 10:10:40 +0800231 * Environment is not embedded in u-boot. First time runing may have env
232 * crc error warning if there is no correct environment on the flash.
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000233 */
TsiChung Liewb78c9882009-06-11 15:39:57 +0000234#if defined(CONFIG_SYS_STMICRO_BOOT)
Jean-Christophe PLAGNIOL-VILLARD4539b1c2008-09-10 22:48:00 +0200235# define CONFIG_ENV_IS_IN_SPI_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200236# define CONFIG_ENV_SPI_CS 1
237# define CONFIG_ENV_OFFSET 0x20000
238# define CONFIG_ENV_SIZE 0x2000
239# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000240#else
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200241# define CONFIG_ENV_IS_IN_FLASH 1
Jason Jinded4eb42011-08-19 10:10:40 +0800242# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liewb78c9882009-06-11 15:39:57 +0000243# define CONFIG_ENV_SIZE 0x2000
Jason Jinded4eb42011-08-19 10:10:40 +0800244# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000245#endif
246#undef CONFIG_ENV_OVERWRITE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000247
TsiChung Liewa424ba22009-06-30 14:18:29 +0000248/* FLASH organization */
249#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000250
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_FLASH_CFI
252#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000253
254# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewb78c9882009-06-11 15:39:57 +0000255# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
257# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
258# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
259# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
260# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
261# define CONFIG_SYS_FLASH_CHECKSUM
262# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000263
264#endif
265
266/*
267 * This is setting for JFFS2 support in u-boot.
268 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
269 */
TsiChung Liewb78c9882009-06-11 15:39:57 +0000270#ifdef CONFIG_CMD_JFFS2
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000271# define CONFIG_JFFS2_DEV "nor0"
272# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000274#endif
275
TsiChung Liewb78c9882009-06-11 15:39:57 +0000276/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200277#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000278
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600279#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200280 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600281#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200282 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600283#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
284#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
285#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
286 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
287 CF_ACR_EN | CF_ACR_SM_ALL)
288#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
289 CF_CACR_ICINVA | CF_CACR_EUSP)
290#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
291 CF_CACR_DEC | CF_CACR_DDCM_P | \
292 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
293
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000294/*-----------------------------------------------------------------------
295 * Memory bank definitions
296 */
297/*
TsiChung Liewb78c9882009-06-11 15:39:57 +0000298 * CS0 - NOR Flash 16MB
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000299 * CS1 - Available
300 * CS2 - Available
301 * CS3 - Available
302 * CS4 - Available
303 * CS5 - Available
304 */
305
TsiChung Liewb78c9882009-06-11 15:39:57 +0000306 /* Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307#define CONFIG_SYS_CS0_BASE 0x00000000
TsiChung Liewb78c9882009-06-11 15:39:57 +0000308#define CONFIG_SYS_CS0_MASK 0x00FF0001
309#define CONFIG_SYS_CS0_CTRL 0x00004D80
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000310
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_SPANSION_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000312
313#endif /* _M54451EVB_H */