blob: 734a77fb4ff5e79e0a7f4e56e4a1046e0c76331b [file] [log] [blame]
TsiChung Liew3cdc00a2008-08-11 13:41:49 +00001/*
2 * Configuation settings for the Freescale MCF54451 EVB board.
3 *
4 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChung Liew3cdc00a2008-08-11 13:41:49 +00008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M54451EVB_H
15#define _M54451EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
21#define CONFIG_MCF5445x /* define processor family */
22#define CONFIG_M54451 /* define processor type */
23#define CONFIG_M54451EVB /* M54451EVB board */
24
Alison Wang8f6d8f32015-02-12 18:33:15 +080025#define CONFIG_DISPLAY_BOARDINFO
26
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000027#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020028#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000029#define CONFIG_BAUDRATE 115200
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000030
31#undef CONFIG_WATCHDOG
32
33#define CONFIG_TIMESTAMP /* Print image info with timestamp */
34
35/*
36 * BOOTP options
37 */
38#define CONFIG_BOOTP_BOOTFILESIZE
39#define CONFIG_BOOTP_BOOTPATH
40#define CONFIG_BOOTP_GATEWAY
41#define CONFIG_BOOTP_HOSTNAME
42
43/* Command line configuration */
44#include <config_cmd_default.h>
45
46#define CONFIG_CMD_BOOTD
47#define CONFIG_CMD_CACHE
48#define CONFIG_CMD_DATE
49#define CONFIG_CMD_DHCP
50#define CONFIG_CMD_ELF
51#define CONFIG_CMD_FLASH
52#define CONFIG_CMD_I2C
53#undef CONFIG_CMD_JFFS2
54#define CONFIG_CMD_MEMORY
55#define CONFIG_CMD_MISC
56#define CONFIG_CMD_MII
57#define CONFIG_CMD_NET
TsiChung Liewb78c9882009-06-11 15:39:57 +000058#define CONFIG_CMD_NFS
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000059#define CONFIG_CMD_PING
60#define CONFIG_CMD_REGINFO
61#define CONFIG_CMD_SPI
62#define CONFIG_CMD_SF
63
64#undef CONFIG_CMD_LOADB
65#undef CONFIG_CMD_LOADS
66
67/* Network configuration */
68#define CONFIG_MCFFEC
69#ifdef CONFIG_MCFFEC
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000070# define CONFIG_MII 1
71# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072# define CONFIG_SYS_DISCOVER_PHY
73# define CONFIG_SYS_RX_ETH_BUFFER 8
74# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000075
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076# define CONFIG_SYS_FEC0_PINMUX 0
77# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000078# define MCFFEC_TOUT_LOOP 50000
79
80# define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
TsiChung Liewb31abce2009-07-08 07:41:24 +000081# define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:2M(kernel)ro,-(jffs2)"
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000082# define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
83# define CONFIG_ETHPRIME "FEC0"
84# define CONFIG_IPADDR 192.162.1.2
85# define CONFIG_NETMASK 255.255.255.0
86# define CONFIG_SERVERIP 192.162.1.1
87# define CONFIG_GATEWAYIP 192.162.1.1
88# define CONFIG_OVERWRITE_ETHADDR_ONCE
89
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
91# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000092# define FECDUPLEX FULL
93# define FECSPEED _100BASET
94# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
96# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000097# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020098# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000099#endif
100
101#define CONFIG_HOSTNAME M54451EVB
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000103/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_LOAD_ADDR2 0x40010007
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000105#define CONFIG_EXTRA_ENV_SETTINGS \
106 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200107 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000108 "loadaddr=0x40010000\0" \
109 "sbfhdr=sbfhdr.bin\0" \
110 "uboot=u-boot.bin\0" \
111 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200112 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000113 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +0800114 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000115 "sf erase 0 30000;" \
116 "sf write ${loadaddr} 0 30000;" \
117 "save\0" \
118 ""
119#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000121#define CONFIG_EXTRA_ENV_SETTINGS \
122 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200123 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000124 "loadaddr=40010000\0" \
125 "u-boot=u-boot.bin\0" \
126 "load=tftp ${loadaddr) ${u-boot}\0" \
127 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200128 "prog=prot off 0 " __stringify(CONFIG_SYS_UBOOT_END) \
129 "; era 0 " __stringify(CONFIG_SYS_UBOOT_END) " ;" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000130 "cp.b ${loadaddr} 0 ${filesize};" \
131 "save\0" \
132 ""
133#endif
134
135/* Realtime clock */
136#define CONFIG_MCFRTC
137#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000139
140/* Timer */
141#define CONFIG_MCFTMR
142#undef CONFIG_MCFPIT
143
144/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +0200145#define CONFIG_SYS_I2C
146#define CONFIG_SYS_I2C_FSL
147#define CONFIG_SYS_FSL_I2C_SPEED 80000
148#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
149#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liewb78c9882009-06-11 15:39:57 +0000150#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000151
152/* DSPI and Serial Flash */
TsiChung Liewa424ba22009-06-30 14:18:29 +0000153#define CONFIG_CF_SPI
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000154#define CONFIG_CF_DSPI
155#define CONFIG_SERIAL_FLASH
156#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_SBFHDR_SIZE 0x7
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000158#ifdef CONFIG_CMD_SPI
159# define CONFIG_SPI_FLASH
160# define CONFIG_SPI_FLASH_STMICRO
161
TsiChung Liewa424ba22009-06-30 14:18:29 +0000162# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
163 DSPI_CTAR_PCSSCK_1CLK | \
164 DSPI_CTAR_PASC(0) | \
165 DSPI_CTAR_PDT(0) | \
166 DSPI_CTAR_CSSCK(0) | \
167 DSPI_CTAR_ASC(0) | \
168 DSPI_CTAR_DT(1))
169# define CONFIG_SYS_DSPI_CTAR1 (CONFIG_SYS_DSPI_CTAR0)
170# define CONFIG_SYS_DSPI_CTAR2 (CONFIG_SYS_DSPI_CTAR0)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000171#endif
172
173/* Input, PCI, Flexbus, and VCO */
174#define CONFIG_EXTRA_CLOCK
175
TsiChung Liewb78c9882009-06-11 15:39:57 +0000176#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000177
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_PROMPT "-> "
179#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000180
181#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000183#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000185#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
187#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
188#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000189
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000191
TsiChung Liewb78c9882009-06-11 15:39:57 +0000192#define CONFIG_SYS_MBAR 0xFC000000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000193
194/*
195 * Low Level Configuration Settings
196 * (address mappings, register initial values, etc.)
197 * You should know what you are doing if you make changes here.
198 */
199
200/*-----------------------------------------------------------------------
201 * Definitions for initial stack pointer and data area (in DPRAM)
202 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200204#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200206#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200208#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000209
210/*-----------------------------------------------------------------------
211 * Start addresses for the final memory configuration
212 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200213 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000214 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_SDRAM_BASE 0x40000000
216#define CONFIG_SYS_SDRAM_SIZE 128 /* SDRAM size in MB */
217#define CONFIG_SYS_SDRAM_CFG1 0x33633F30
218#define CONFIG_SYS_SDRAM_CFG2 0x57670000
219#define CONFIG_SYS_SDRAM_CTRL 0xE20D2C00
220#define CONFIG_SYS_SDRAM_EMOD 0x80810000
221#define CONFIG_SYS_SDRAM_MODE 0x008D0000
222#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x44
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000223
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
225#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000226
227#ifdef CONFIG_CF_SBF
Jason Jinded4eb42011-08-19 10:10:40 +0800228# define CONFIG_SERIAL_BOOT
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200229# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000230#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200231# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000232#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
234#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000235
Jason Jinded4eb42011-08-19 10:10:40 +0800236/* Reserve 256 kB for malloc() */
237#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000238/*
239 * For booting Linux, the board info and command line data
240 * have to be in the first 8 MB of memory, since this is
241 * the maximum mapped by the Linux kernel during initialization ??
242 */
243/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000245
246/* Configuration for environment
Jason Jinded4eb42011-08-19 10:10:40 +0800247 * Environment is not embedded in u-boot. First time runing may have env
248 * crc error warning if there is no correct environment on the flash.
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000249 */
TsiChung Liewb78c9882009-06-11 15:39:57 +0000250#if defined(CONFIG_SYS_STMICRO_BOOT)
Jean-Christophe PLAGNIOL-VILLARD4539b1c2008-09-10 22:48:00 +0200251# define CONFIG_ENV_IS_IN_SPI_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200252# define CONFIG_ENV_SPI_CS 1
253# define CONFIG_ENV_OFFSET 0x20000
254# define CONFIG_ENV_SIZE 0x2000
255# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000256#else
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200257# define CONFIG_ENV_IS_IN_FLASH 1
Jason Jinded4eb42011-08-19 10:10:40 +0800258# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liewb78c9882009-06-11 15:39:57 +0000259# define CONFIG_ENV_SIZE 0x2000
Jason Jinded4eb42011-08-19 10:10:40 +0800260# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000261#endif
262#undef CONFIG_ENV_OVERWRITE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000263
TsiChung Liewa424ba22009-06-30 14:18:29 +0000264/* FLASH organization */
265#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000266
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_FLASH_CFI
268#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000269
270# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewb78c9882009-06-11 15:39:57 +0000271# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200272# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
273# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
274# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
275# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
276# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
277# define CONFIG_SYS_FLASH_CHECKSUM
278# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000279
280#endif
281
282/*
283 * This is setting for JFFS2 support in u-boot.
284 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
285 */
TsiChung Liewb78c9882009-06-11 15:39:57 +0000286#ifdef CONFIG_CMD_JFFS2
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000287# define CONFIG_JFFS2_DEV "nor0"
288# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200289# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000290#endif
291
TsiChung Liewb78c9882009-06-11 15:39:57 +0000292/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200293#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000294
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600295#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200296 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600297#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200298 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600299#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
300#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
301#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
302 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
303 CF_ACR_EN | CF_ACR_SM_ALL)
304#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
305 CF_CACR_ICINVA | CF_CACR_EUSP)
306#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
307 CF_CACR_DEC | CF_CACR_DDCM_P | \
308 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
309
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000310/*-----------------------------------------------------------------------
311 * Memory bank definitions
312 */
313/*
TsiChung Liewb78c9882009-06-11 15:39:57 +0000314 * CS0 - NOR Flash 16MB
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000315 * CS1 - Available
316 * CS2 - Available
317 * CS3 - Available
318 * CS4 - Available
319 * CS5 - Available
320 */
321
TsiChung Liewb78c9882009-06-11 15:39:57 +0000322 /* Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200323#define CONFIG_SYS_CS0_BASE 0x00000000
TsiChung Liewb78c9882009-06-11 15:39:57 +0000324#define CONFIG_SYS_CS0_MASK 0x00FF0001
325#define CONFIG_SYS_CS0_CTRL 0x00004D80
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000326
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200327#define CONFIG_SYS_SPANSION_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000328
329#endif /* _M54451EVB_H */