blob: 21e56d68f5d6a0e163de750adc0f29dd1b2794e8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Huf354b532011-07-07 12:29:15 +08002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2011-2012 Freescale Semiconductor, Inc.
Biwen Li6966a172020-05-01 20:04:05 +08004 * Copyright 2020 NXP
Mingkai Huf354b532011-07-07 12:29:15 +08005 */
6
7/*
8 * P2041 RDB board configuration file
Scott Wooda1ef48c2012-08-14 10:14:51 +00009 * Also supports P2040 RDB
Mingkai Huf354b532011-07-07 12:29:15 +080010 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Mingkai Huf354b532011-07-07 12:29:15 +080014#ifdef CONFIG_RAMBOOT_PBL
15#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
16#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
17#endif
18
Liu Gangb4611ee2012-08-09 05:10:03 +000019#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gangd7b17a92012-08-09 05:09:59 +000020/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000021#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
22#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
23 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gangd7b17a92012-08-09 05:09:59 +000024#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gangd7b17a92012-08-09 05:09:59 +000025#endif
26
Mingkai Huf354b532011-07-07 12:29:15 +080027/* High Level Configuration Options */
Mingkai Huf354b532011-07-07 12:29:15 +080028#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Mingkai Huf354b532011-07-07 12:29:15 +080029
Mingkai Huf354b532011-07-07 12:29:15 +080030#ifndef CONFIG_RESET_VECTOR_ADDRESS
31#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
32#endif
33
34#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080035#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040036#define CONFIG_PCIE1 /* PCIE controller 1 */
37#define CONFIG_PCIE2 /* PCIE controller 2 */
38#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Huf354b532011-07-07 12:29:15 +080039#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
40
41#define CONFIG_SYS_SRIO
42#define CONFIG_SRIO1 /* SRIO port 1 */
43#define CONFIG_SRIO2 /* SRIO port 2 */
Liu Gang27afb9c2013-05-07 16:30:46 +080044#define CONFIG_SRIO_PCIE_BOOT_MASTER
Kumar Gala4eb3c372011-10-14 13:28:52 -050045#define CONFIG_SYS_DPAA_RMAN /* RMan */
Mingkai Huf354b532011-07-07 12:29:15 +080046
Mingkai Huf354b532011-07-07 12:29:15 +080047#if defined(CONFIG_SPIFLASH)
Mingkai Huf354b532011-07-07 12:29:15 +080048#elif defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +000049 #define CONFIG_FSL_FIXED_MMC_LOCATION
Mingkai Huf354b532011-07-07 12:29:15 +080050#endif
51
Shaohui Xieada02612011-09-13 17:55:11 +080052#ifndef __ASSEMBLY__
53unsigned long get_board_sys_clk(unsigned long dummy);
Simon Glassfb64e362020-05-10 11:40:09 -060054#include <linux/stringify.h>
Shaohui Xieada02612011-09-13 17:55:11 +080055#endif
56#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Mingkai Huf354b532011-07-07 12:29:15 +080057
58/*
59 * These can be toggled for performance analysis, otherwise use default.
60 */
61#define CONFIG_SYS_CACHE_STASHING
Mingkai Hufc25a552011-07-21 17:03:54 -050062#define CONFIG_BACKSIDE_L2_CACHE
63#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Mingkai Huf354b532011-07-07 12:29:15 +080064#define CONFIG_BTB /* toggle branch predition */
65
66#define CONFIG_ENABLE_36BIT_PHYS
67
Mingkai Huf354b532011-07-07 12:29:15 +080068#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Mingkai Huf354b532011-07-07 12:29:15 +080069
70/*
71 * Config the L3 Cache as L3 SRAM
72 */
73#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
74#ifdef CONFIG_PHYS_64BIT
75#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | \
76 CONFIG_RAMBOOT_TEXT_BASE)
77#else
78#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
79#endif
80#define CONFIG_SYS_L3_SIZE (1024 << 10)
81#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
82
Mingkai Huf354b532011-07-07 12:29:15 +080083#ifdef CONFIG_PHYS_64BIT
84#define CONFIG_SYS_DCSRBAR 0xf0000000
85#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
86#endif
87
88/* EEPROM */
Mingkai Huf354b532011-07-07 12:29:15 +080089#define CONFIG_SYS_I2C_EEPROM_NXID
90#define CONFIG_SYS_EEPROM_BUS_NUM 0
Mingkai Huf354b532011-07-07 12:29:15 +080091
92/*
93 * DDR Setup
94 */
95#define CONFIG_VERY_BIG_RAM
96#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
97#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
98
99#define CONFIG_DIMM_SLOTS_PER_CTLR 1
100#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
101
Mingkai Huf354b532011-07-07 12:29:15 +0800102#define CONFIG_SYS_SPD_BUS_NUM 0
103#define SPD_EEPROM_ADDRESS 0x52
104#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
105
106/*
107 * Local Bus Definitions
108 */
109
110/* Set the local bus clock 1/8 of platform clock */
111#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
112
York Sun7664bfe2012-10-26 16:40:15 +0000113/*
114 * This board doesn't have a promjet connector.
115 * However, it uses commone corenet board LAW and TLB.
116 * It is necessary to use the same start address with proper offset.
117 */
118#define CONFIG_SYS_FLASH_BASE 0xe0000000
Mingkai Huf354b532011-07-07 12:29:15 +0800119#ifdef CONFIG_PHYS_64BIT
York Sun7664bfe2012-10-26 16:40:15 +0000120#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800121#else
122#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
123#endif
124
Shaohui Xief8c49c12012-02-28 23:28:07 +0000125#define CONFIG_SYS_FLASH_BR_PRELIM \
York Sun7664bfe2012-10-26 16:40:15 +0000126 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
127 BR_PS_16 | BR_V)
Shaohui Xief8c49c12012-02-28 23:28:07 +0000128#define CONFIG_SYS_FLASH_OR_PRELIM \
129 ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
130 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
Mingkai Huf354b532011-07-07 12:29:15 +0800131
132#define CONFIG_FSL_CPLD
133#define CPLD_BASE 0xffdf0000 /* CPLD registers */
134#ifdef CONFIG_PHYS_64BIT
135#define CPLD_BASE_PHYS 0xfffdf0000ull
136#else
137#define CPLD_BASE_PHYS CPLD_BASE
138#endif
139
140#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
141#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
142
143#define PIXIS_LBMAP_SWITCH 7
144#define PIXIS_LBMAP_MASK 0xf0
145#define PIXIS_LBMAP_SHIFT 4
146#define PIXIS_LBMAP_ALTBANK 0x40
147
148#define CONFIG_SYS_FLASH_QUIET_TEST
149#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
150
151#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
152#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
153#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Erase Timeout (ms) */
154#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Write Timeout (ms) */
155
156#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
157
158#if defined(CONFIG_RAMBOOT_PBL)
159#define CONFIG_SYS_RAMBOOT
160#endif
161
Shaohui Xief8c49c12012-02-28 23:28:07 +0000162/* Nand Flash */
163#ifdef CONFIG_NAND_FSL_ELBC
164#define CONFIG_SYS_NAND_BASE 0xffa00000
165#ifdef CONFIG_PHYS_64BIT
166#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
167#else
168#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
169#endif
170
171#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
172#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shaohui Xief8c49c12012-02-28 23:28:07 +0000173
174/* NAND flash config */
175#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
176 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
177 | BR_PS_8 /* Port Size = 8 bit */ \
178 | BR_MS_FCM /* MSEL = FCM */ \
179 | BR_V) /* valid */
180#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
181 | OR_FCM_PGS /* Large Page*/ \
182 | OR_FCM_CSCT \
183 | OR_FCM_CST \
184 | OR_FCM_CHT \
185 | OR_FCM_SCY_1 \
186 | OR_FCM_TRLX \
187 | OR_FCM_EHTR)
188
Miquel Raynald0935362019-10-03 19:50:03 +0200189#ifdef CONFIG_MTD_RAW_NAND
Shaohui Xief8c49c12012-02-28 23:28:07 +0000190#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
191#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
192#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
193#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
194#else
195#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
196#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
197#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
198#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
199#endif
200#else
201#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
202#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
203#endif /* CONFIG_NAND_FSL_ELBC */
204
Mingkai Huf354b532011-07-07 12:29:15 +0800205#define CONFIG_SYS_FLASH_EMPTY_INFO
206#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
York Sun7664bfe2012-10-26 16:40:15 +0000207#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
Mingkai Huf354b532011-07-07 12:29:15 +0800208
Mingkai Huf354b532011-07-07 12:29:15 +0800209#define CONFIG_HWCONFIG
210
211/* define to use L1 as initial stack */
212#define CONFIG_L1_INIT_RAM
213#define CONFIG_SYS_INIT_RAM_LOCK
214#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
215#ifdef CONFIG_PHYS_64BIT
216#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
217#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
218/* The assembler doesn't like typecast */
219#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
220 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
221 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
222#else
223#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR
224#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
225#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
226#endif
227#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
228
229#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
230 GENERATED_GBL_DATA_SIZE)
231#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
232
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530233#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Mingkai Huf354b532011-07-07 12:29:15 +0800234
235/* Serial Port - controlled on board with jumper J8
236 * open - index 2
237 * shorted - index 1
238 */
Mingkai Huf354b532011-07-07 12:29:15 +0800239#define CONFIG_SYS_NS16550_SERIAL
240#define CONFIG_SYS_NS16550_REG_SIZE 1
241#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
242
243#define CONFIG_SYS_BAUDRATE_TABLE \
244 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
245
246#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
247#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
248#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
249#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
250
Mingkai Huf354b532011-07-07 12:29:15 +0800251/* I2C */
Biwen Li6966a172020-05-01 20:04:05 +0800252
Mingkai Huf354b532011-07-07 12:29:15 +0800253
254/*
255 * RapidIO
256 */
257#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
258#ifdef CONFIG_PHYS_64BIT
259#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
260#else
261#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
262#endif
263#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
264
265#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
266#ifdef CONFIG_PHYS_64BIT
267#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
268#else
269#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
270#endif
271#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
272
273/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000274 * for slave u-boot IMAGE instored in master memory space,
275 * PHYS must be aligned based on the SIZE
276 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800277#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
278#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
279#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
280#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gangd7b17a92012-08-09 05:09:59 +0000281/*
282 * for slave UCODE and ENV instored in master memory space,
283 * PHYS must be aligned based on the SIZE
284 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800285#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000286#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
287#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000288
289/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000290#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
291#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gangd7b17a92012-08-09 05:09:59 +0000292
293/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000294 * SRIO_PCIE_BOOT - SLAVE
Liu Gangd7b17a92012-08-09 05:09:59 +0000295 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000296#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
297#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
298#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
299 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gangd7b17a92012-08-09 05:09:59 +0000300#endif
301
302/*
Mingkai Huf354b532011-07-07 12:29:15 +0800303 * eSPI - Enhanced SPI
304 */
Mingkai Huf354b532011-07-07 12:29:15 +0800305
306/*
307 * General PCI
308 * Memory space is mapped 1-1, but I/O space must start from 0.
309 */
310
311/* controller 1, direct to uli, tgtid 3, Base address 20000 */
312#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Mingkai Huf354b532011-07-07 12:29:15 +0800313#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800314#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Mingkai Huf354b532011-07-07 12:29:15 +0800315#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800316
317/* controller 2, Slot 2, tgtid 2, Base address 201000 */
318#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Mingkai Huf354b532011-07-07 12:29:15 +0800319#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800320#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Mingkai Huf354b532011-07-07 12:29:15 +0800321#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800322
323/* controller 3, Slot 1, tgtid 1, Base address 202000 */
324#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Mingkai Huf354b532011-07-07 12:29:15 +0800325#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800326#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Mingkai Huf354b532011-07-07 12:29:15 +0800327#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Mingkai Huf354b532011-07-07 12:29:15 +0800328
329/* Qman/Bman */
Mingkai Huf354b532011-07-07 12:29:15 +0800330#define CONFIG_SYS_BMAN_NUM_PORTALS 10
331#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
332#ifdef CONFIG_PHYS_64BIT
333#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
334#else
335#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
336#endif
337#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500338#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
339#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
340#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
341#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
342#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
343 CONFIG_SYS_BMAN_CENA_SIZE)
344#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
345#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Mingkai Huf354b532011-07-07 12:29:15 +0800346#define CONFIG_SYS_QMAN_NUM_PORTALS 10
347#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
348#ifdef CONFIG_PHYS_64BIT
349#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
350#else
351#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
352#endif
353#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500354#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
355#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
356#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
357#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
358#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
359 CONFIG_SYS_QMAN_CENA_SIZE)
360#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
361#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Mingkai Huf354b532011-07-07 12:29:15 +0800362
363#define CONFIG_SYS_DPAA_FMAN
364#define CONFIG_SYS_DPAA_PME
365/* Default address of microcode for the Linux Fman driver */
Mingkai Huf354b532011-07-07 12:29:15 +0800366#if defined(CONFIG_SPIFLASH)
367/*
368 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
369 * env, so we got 0x110000.
370 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800371#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Mingkai Huf354b532011-07-07 12:29:15 +0800372#elif defined(CONFIG_SDCARD)
373/*
374 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530375 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
376 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Mingkai Huf354b532011-07-07 12:29:15 +0800377 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800378#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Miquel Raynald0935362019-10-03 19:50:03 +0200379#elif defined(CONFIG_MTD_RAW_NAND)
Tom Rinifae1dab2021-09-22 14:50:29 -0400380#define CONFIG_SYS_FMAN_FW_ADDR (8 * (128 * 1024))
Liu Gangb4611ee2012-08-09 05:10:03 +0000381#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gangd7b17a92012-08-09 05:09:59 +0000382/*
383 * Slave has no ucode locally, it can fetch this from remote. When implementing
384 * in two corenet boards, slave's ucode could be stored in master's memory
385 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gangb4611ee2012-08-09 05:10:03 +0000386 * slave SRIO or PCIE outbound window->master inbound window->
387 * master LAW->the ucode address in master's memory space.
Liu Gangd7b17a92012-08-09 05:09:59 +0000388 */
Zhao Qiang83a90842014-03-21 16:21:44 +0800389#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Mingkai Huf354b532011-07-07 12:29:15 +0800390#else
Zhao Qiang83a90842014-03-21 16:21:44 +0800391#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Mingkai Huf354b532011-07-07 12:29:15 +0800392#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -0600393#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
394#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Mingkai Huf354b532011-07-07 12:29:15 +0800395
Mingkai Huf354b532011-07-07 12:29:15 +0800396#ifdef CONFIG_PCI
Mingkai Huf354b532011-07-07 12:29:15 +0800397#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Mingkai Huf354b532011-07-07 12:29:15 +0800398#endif /* CONFIG_PCI */
399
Mingkai Hu9e062062011-07-27 09:55:51 +0800400/* SATA */
Zang Roy-R619112ce421a2012-11-26 00:05:38 +0000401#define CONFIG_FSL_SATA_V2
402
403#ifdef CONFIG_FSL_SATA_V2
Mingkai Hu9e062062011-07-27 09:55:51 +0800404#define CONFIG_SYS_SATA_MAX_DEVICE 2
405#define CONFIG_SATA1
406#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
407#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
408#define CONFIG_SATA2
409#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
410#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
411
412#define CONFIG_LBA48
Mingkai Hu9e062062011-07-27 09:55:51 +0800413#endif
414
Mingkai Huf354b532011-07-07 12:29:15 +0800415#ifdef CONFIG_FMAN_ENET
416#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
417#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x3
418#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x4
419#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1
420#define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR 0x0
421
422#define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR 0x1c
423#define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR 0x1d
424#define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR 0x1e
425#define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR 0x1f
426
Mingkai Hu4c46d822011-07-19 16:20:13 +0800427#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 0
428
Mingkai Huf354b532011-07-07 12:29:15 +0800429#define CONFIG_SYS_TBIPA_VALUE 8
Mingkai Huf354b532011-07-07 12:29:15 +0800430#define CONFIG_ETHPRIME "FM1@DTSEC1"
Mingkai Huf354b532011-07-07 12:29:15 +0800431#endif
432
433/*
434 * Environment
435 */
436#define CONFIG_LOADS_ECHO /* echo on for serial download */
437#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
438
439/*
Mingkai Huf354b532011-07-07 12:29:15 +0800440* USB
441*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000442#define CONFIG_HAS_FSL_DR_USB
443#define CONFIG_HAS_FSL_MPH_USB
444
445#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Mingkai Huf354b532011-07-07 12:29:15 +0800446#define CONFIG_USB_EHCI_FSL
447#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d339632012-04-18 19:39:53 +0000448#endif
449
Mingkai Huf354b532011-07-07 12:29:15 +0800450#ifdef CONFIG_MMC
Mingkai Huf354b532011-07-07 12:29:15 +0800451#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
452#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Mingkai Huf354b532011-07-07 12:29:15 +0800453#endif
454
455/*
456 * Miscellaneous configurable options
457 */
Mingkai Huf354b532011-07-07 12:29:15 +0800458
459/*
460 * For booting Linux, the board info and command line data
461 * have to be in the first 64 MB of memory, since this is
462 * the maximum mapped by the Linux kernel during initialization.
463 */
464#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux */
465#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
466
Mingkai Huf354b532011-07-07 12:29:15 +0800467/*
468 * Environment Configuration
469 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000470#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000471#define CONFIG_BOOTFILE "uImage"
Mingkai Huf354b532011-07-07 12:29:15 +0800472#define CONFIG_UBOOTPATH u-boot.bin
473
Mingkai Huf354b532011-07-07 12:29:15 +0800474#define __USB_PHY_TYPE utmi
475
476#define CONFIG_EXTRA_ENV_SETTINGS \
477 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
478 "bank_intlv=cs0_cs1\0" \
479 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200480 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
481 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800482 "tftpflash=tftpboot $loadaddr $uboot && " \
483 "protect off $ubootaddr +$filesize && " \
484 "erase $ubootaddr +$filesize && " \
485 "cp.b $loadaddr $ubootaddr $filesize && " \
486 "protect on $ubootaddr +$filesize && " \
487 "cmp.b $loadaddr $ubootaddr $filesize\0" \
488 "consoledev=ttyS0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200489 "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800490 "usb_dr_mode=host\0" \
491 "ramdiskaddr=2000000\0" \
492 "ramdiskfile=p2041rdb/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500493 "fdtaddr=1e00000\0" \
Mingkai Huf354b532011-07-07 12:29:15 +0800494 "fdtfile=p2041rdb/p2041rdb.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500495 "bdev=sda3\0"
Mingkai Huf354b532011-07-07 12:29:15 +0800496
Tom Rini9aed2af2021-08-19 14:29:00 -0400497#define HDBOOT \
Mingkai Huf354b532011-07-07 12:29:15 +0800498 "setenv bootargs root=/dev/$bdev rw " \
499 "console=$consoledev,$baudrate $othbootargs;" \
500 "tftp $loadaddr $bootfile;" \
501 "tftp $fdtaddr $fdtfile;" \
502 "bootm $loadaddr - $fdtaddr"
503
Tom Rini9aed2af2021-08-19 14:29:00 -0400504#define NFSBOOTCOMMAND \
Mingkai Huf354b532011-07-07 12:29:15 +0800505 "setenv bootargs root=/dev/nfs rw " \
506 "nfsroot=$serverip:$rootpath " \
507 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
508 "console=$consoledev,$baudrate $othbootargs;" \
509 "tftp $loadaddr $bootfile;" \
510 "tftp $fdtaddr $fdtfile;" \
511 "bootm $loadaddr - $fdtaddr"
512
Tom Rini9aed2af2021-08-19 14:29:00 -0400513#define RAMBOOTCOMMAND \
Mingkai Huf354b532011-07-07 12:29:15 +0800514 "setenv bootargs root=/dev/ram rw " \
515 "console=$consoledev,$baudrate $othbootargs;" \
516 "tftp $ramdiskaddr $ramdiskfile;" \
517 "tftp $loadaddr $bootfile;" \
518 "tftp $fdtaddr $fdtfile;" \
519 "bootm $loadaddr $ramdiskaddr $fdtaddr"
520
Tom Rini9aed2af2021-08-19 14:29:00 -0400521#define CONFIG_BOOTCOMMAND HDBOOT
Mingkai Huf354b532011-07-07 12:29:15 +0800522
Mingkai Huf354b532011-07-07 12:29:15 +0800523#include <asm/fsl_secure_boot.h>
Mingkai Huf354b532011-07-07 12:29:15 +0800524
Mingkai Huf354b532011-07-07 12:29:15 +0800525#endif /* __CONFIG_H */