blob: d85a76c7497815e40e71d22205234f4c8da3dc5f [file] [log] [blame]
Dirk Eibach9a13d812010-10-21 10:50:05 +02001/*
2 * (C) Copyright 2010
3 * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Dirk Eibach9a13d812010-10-21 10:50:05 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11#define CONFIG_405EP 1 /* this is a PPC405 CPU */
Dirk Eibach9a13d812010-10-21 10:50:05 +020012#define CONFIG_IOCON 1 /* on a IoCon board */
13
14#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
15
16/*
17 * Include common defines/options for all AMCC eval boards
18 */
19#define CONFIG_HOSTNAME iocon
Dirk Eibach2b08d8f2014-07-03 09:28:20 +020020#define CONFIG_IDENT_STRING " iocon 0.06"
Dirk Eibach9a13d812010-10-21 10:50:05 +020021#include "amcc-common.h"
22
Tom Rinie3e4f7d2016-01-19 13:01:59 -050023/* Reclaim some space. */
24#undef CONFIG_SYS_LONGHELP
25
Dirk Eibach9a659572012-04-26 03:54:22 +000026#define CONFIG_BOARD_EARLY_INIT_F
27#define CONFIG_BOARD_EARLY_INIT_R
Dirk Eibach9a13d812010-10-21 10:50:05 +020028#define CONFIG_LAST_STAGE_INIT
29
30#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
31
32/*
33 * Configure PLL
34 */
35#define PLLMR0_DEFAULT PLLMR0_266_133_66
36#define PLLMR1_DEFAULT PLLMR1_266_133_66
37
38/* new uImage format support */
Dirk Eibach88919ca2014-07-03 09:28:26 +020039#define CONFIG_FIT_DISABLE_SHA256
Dirk Eibach9a13d812010-10-21 10:50:05 +020040
41#define CONFIG_ENV_IS_IN_FLASH /* use FLASH for environment vars */
42
43/*
44 * Default environment variables
45 */
46#define CONFIG_EXTRA_ENV_SETTINGS \
47 CONFIG_AMCC_DEF_ENV \
48 CONFIG_AMCC_DEF_ENV_POWERPC \
49 CONFIG_AMCC_DEF_ENV_NOR_UPD \
50 "kernel_addr=fc000000\0" \
51 "fdt_addr=fc1e0000\0" \
52 "ramdisk_addr=fc200000\0" \
53 ""
54
55#define CONFIG_PHY_ADDR 4 /* PHY address */
56#define CONFIG_HAS_ETH0
57#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ
58
59/*
60 * Commands additional to the ones defined in amcc-common.h
61 */
Michal Simekeee831a2014-06-17 00:36:14 +020062#define CONFIG_CMD_FPGAD
Dirk Eibach9a13d812010-10-21 10:50:05 +020063#undef CONFIG_CMD_EEPROM
Dirk Eibach6dfe6812014-07-03 09:28:25 +020064#undef CONFIG_CMD_IRQ
Dirk Eibach9a13d812010-10-21 10:50:05 +020065
66/*
67 * SDRAM configuration (please see cpu/ppc/sdram.[ch])
68 */
69#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
70
71/* SDRAM timings used in datasheet */
72#define CONFIG_SYS_SDRAM_CL 3 /* CAS latency */
73#define CONFIG_SYS_SDRAM_tRP 20 /* PRECHARGE command period */
74#define CONFIG_SYS_SDRAM_tRC 66 /* ACTIVE-to-ACTIVE period */
75#define CONFIG_SYS_SDRAM_tRCD 20 /* ACTIVE-to-READ delay */
76#define CONFIG_SYS_SDRAM_tRFC 66 /* Auto refresh period */
77
78/*
79 * If CONFIG_SYS_EXT_SERIAL_CLOCK, then the UART divisor is 1.
80 * If CONFIG_SYS_405_UART_ERRATA_59, then UART divisor is 31.
81 * Otherwise, UART divisor is determined by CPU Clock and CONFIG_SYS_BASE_BAUD.
82 * The Linux BASE_BAUD define should match this configuration.
83 * baseBaud = cpuClock/(uartDivisor*16)
84 * If CONFIG_SYS_405_UART_ERRATA_59 and 200MHz CPU clock,
85 * set Linux BASE_BAUD to 403200.
86 */
87#define CONFIG_CONS_INDEX 1 /* Use UART0 */
88#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* external serial clock */
89#undef CONFIG_SYS_405_UART_ERRATA_59 /* 405GP/CR Rev. D silicon */
90#define CONFIG_SYS_BASE_BAUD 691200
91
92/*
93 * I2C stuff
94 */
Heiko Schocher479a4cf2013-01-29 08:53:15 +010095#define CONFIG_SYS_I2C
Dirk Eibach42b204f2013-04-25 02:40:01 +000096#define CONFIG_SYS_I2C_PPC4XX
97#define CONFIG_SYS_I2C_PPC4XX_CH0
98#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 400000
99#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
Dirk Eibachb9577432014-07-03 09:28:18 +0200100#define CONFIG_SYS_I2C_IHS
Dirk Eibach9a13d812010-10-21 10:50:05 +0200101
Dirk Eibach437145e2013-07-25 19:28:13 +0200102#define CONFIG_SYS_I2C_SPEED 400000
Dirk Eibachb9577432014-07-03 09:28:18 +0200103#define CONFIG_SYS_SPD_BUS_NUM 4
Dirk Eibach437145e2013-07-25 19:28:13 +0200104
105#define CONFIG_PCA953X /* NXP PCA9554 */
106#define CONFIG_PCA9698 /* NXP PCA9698 */
107
Dirk Eibachb9577432014-07-03 09:28:18 +0200108#define CONFIG_SYS_I2C_IHS_CH0
109#define CONFIG_SYS_I2C_IHS_SPEED_0 50000
110#define CONFIG_SYS_I2C_IHS_SLAVE_0 0x7F
111#define CONFIG_SYS_I2C_IHS_CH1
112#define CONFIG_SYS_I2C_IHS_SPEED_1 50000
113#define CONFIG_SYS_I2C_IHS_SLAVE_1 0x7F
114#define CONFIG_SYS_I2C_IHS_CH2
115#define CONFIG_SYS_I2C_IHS_SPEED_2 50000
116#define CONFIG_SYS_I2C_IHS_SLAVE_2 0x7F
117#define CONFIG_SYS_I2C_IHS_CH3
118#define CONFIG_SYS_I2C_IHS_SPEED_3 50000
119#define CONFIG_SYS_I2C_IHS_SLAVE_3 0x7F
120
Dirk Eibach9a13d812010-10-21 10:50:05 +0200121/*
122 * Software (bit-bang) I2C driver configuration
123 */
Dirk Eibach437145e2013-07-25 19:28:13 +0200124#define CONFIG_SYS_I2C_SOFT
125#define CONFIG_SYS_I2C_SOFT_SPEED 50000
126#define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F
127#define I2C_SOFT_DECLARATIONS2
128#define CONFIG_SYS_I2C_SOFT_SPEED_2 50000
129#define CONFIG_SYS_I2C_SOFT_SLAVE_2 0x7F
130#define I2C_SOFT_DECLARATIONS3
131#define CONFIG_SYS_I2C_SOFT_SPEED_3 50000
132#define CONFIG_SYS_I2C_SOFT_SLAVE_3 0x7F
133#define I2C_SOFT_DECLARATIONS4
134#define CONFIG_SYS_I2C_SOFT_SPEED_4 50000
135#define CONFIG_SYS_I2C_SOFT_SLAVE_4 0x7F
136
Dirk Eibachb9577432014-07-03 09:28:18 +0200137#define CONFIG_SYS_ICS8N3QV01_I2C {5, 6, 7, 8}
138#define CONFIG_SYS_CH7301_I2C {5, 6, 7, 8}
139#define CONFIG_SYS_DP501_I2C {0, 1, 2, 3}
Dirk Eibach9a13d812010-10-21 10:50:05 +0200140
141#ifndef __ASSEMBLY__
Dirk Eibach437145e2013-07-25 19:28:13 +0200142void fpga_gpio_set(unsigned int bus, int pin);
143void fpga_gpio_clear(unsigned int bus, int pin);
144int fpga_gpio_get(unsigned int bus, int pin);
Dirk Eibach9a13d812010-10-21 10:50:05 +0200145#endif
146
147#define I2C_ACTIVE { }
148#define I2C_TRISTATE { }
Dirk Eibach437145e2013-07-25 19:28:13 +0200149#define I2C_READ \
150 (fpga_gpio_get(I2C_ADAP_HWNR, 0x0040) ? 1 : 0)
151#define I2C_SDA(bit) \
152 do { \
153 if (bit) \
154 fpga_gpio_set(I2C_ADAP_HWNR, 0x0040); \
155 else \
156 fpga_gpio_clear(I2C_ADAP_HWNR, 0x0040); \
157 } while (0)
158#define I2C_SCL(bit) \
159 do { \
160 if (bit) \
161 fpga_gpio_set(I2C_ADAP_HWNR, 0x0020); \
162 else \
163 fpga_gpio_clear(I2C_ADAP_HWNR, 0x0020); \
164 } while (0)
Dirk Eibach9a13d812010-10-21 10:50:05 +0200165#define I2C_DELAY udelay(25) /* 1/4 I2C clock duration */
166
167/*
168 * FLASH organization
169 */
170#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
171#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
172
173#define CONFIG_SYS_FLASH_BASE 0xFC000000
174#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
175
176#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
177#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/
178
179#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */
180#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */
181
182#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buff'd writes */
Dirk Eibach9a13d812010-10-21 10:50:05 +0200183
184#define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
185#define CONFIG_SYS_FLASH_QUIET_TEST 1 /* no warn upon unknown flash */
186
187#ifdef CONFIG_ENV_IS_IN_FLASH
188#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
189#define CONFIG_ENV_ADDR ((-CONFIG_SYS_MONITOR_LEN)-CONFIG_ENV_SECT_SIZE)
190#define CONFIG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */
191
192/* Address and size of Redundant Environment Sector */
193#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
194#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
195#endif
196
197/*
198 * PPC405 GPIO Configuration
199 */
200#define CONFIG_SYS_4xx_GPIO_TABLE { /* GPIO Alternate1 */ \
201{ \
202/* GPIO Core 0 */ \
203{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO0 PerBLast */ \
204{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO1 TS1E */ \
205{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO2 TS2E */ \
206{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO3 TS1O */ \
207{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO4 TS2O */ \
208{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_1 }, /* GPIO5 TS3 */ \
209{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO6 TS4 */ \
210{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO7 TS5 */ \
211{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO8 TS6 */ \
212{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO9 TrcClk */ \
213{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO10 PerCS1 */ \
214{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO11 PerCS2 */ \
215{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO12 PerCS3 */ \
216{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO13 PerCS4 */ \
217{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO14 PerAddr03 */ \
218{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO15 PerAddr04 */ \
219{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO16 PerAddr05 */ \
220{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO17 IRQ0 */ \
221{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO18 IRQ1 */ \
222{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO19 IRQ2 */ \
223{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO20 IRQ3 */ \
224{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO21 IRQ4 */ \
225{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO22 IRQ5 */ \
226{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO23 IRQ6 */ \
227{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO24 UART0_DCD */ \
228{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO25 UART0_DSR */ \
229{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO26 UART0_RI */ \
230{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO27 UART0_DTR */ \
231{ GPIO_BASE, GPIO_IN, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO28 UART1_Rx */ \
232{ GPIO_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_NO_CHG }, /* GPIO29 UART1_Tx */ \
233{ GPIO_BASE, GPIO_OUT, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO30 RejectPkt0 */ \
234{ GPIO_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_NO_CHG }, /* GPIO31 RejectPkt1 */ \
235} \
236}
237
238/*
239 * Definitions for initial stack pointer and data area (in data cache)
240 */
241/* use on chip memory (OCM) for temperary stack until sdram is tested */
242#define CONFIG_SYS_TEMP_STACK_OCM 1
243
244/* On Chip Memory location */
245#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
246#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
247#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* in SDRAM */
York Sun515fbb42016-04-06 13:22:10 -0700248#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE
Dirk Eibach9a13d812010-10-21 10:50:05 +0200249
Dirk Eibach9a13d812010-10-21 10:50:05 +0200250#define CONFIG_SYS_GBL_DATA_OFFSET \
York Sun515fbb42016-04-06 13:22:10 -0700251 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dirk Eibach9a13d812010-10-21 10:50:05 +0200252#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
253
254/*
255 * External Bus Controller (EBC) Setup
256 */
257
258/* Memory Bank 0 (NOR-FLASH) initialization */
259#define CONFIG_SYS_EBC_PB0AP 0xa382a880
260#define CONFIG_SYS_EBC_PB0CR 0xFC0DA000
261
262/* Memory Bank 1 (NVRAM) initializatio */
263#define CONFIG_SYS_EBC_PB1AP 0x92015480
264#define CONFIG_SYS_EBC_PB1CR 0xFB858000
265
Dirk Eibach81b37932011-01-21 09:31:21 +0100266/* Memory Bank 2 (FPGA0) initialization */
267#define CONFIG_SYS_FPGA0_BASE 0x7f100000
Dirk Eibach9a13d812010-10-21 10:50:05 +0200268#define CONFIG_SYS_EBC_PB2AP 0x02825080
Dirk Eibach81b37932011-01-21 09:31:21 +0100269#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_FPGA0_BASE | 0x1a000)
Dirk Eibach9a13d812010-10-21 10:50:05 +0200270
Dirk Eibach81b37932011-01-21 09:31:21 +0100271#define CONFIG_SYS_FPGA_BASE(k) CONFIG_SYS_FPGA0_BASE
272#define CONFIG_SYS_FPGA_DONE(k) 0x0010
273
274#define CONFIG_SYS_FPGA_COUNT 1
Dirk Eibach9a13d812010-10-21 10:50:05 +0200275
Dirk Eibach437145e2013-07-25 19:28:13 +0200276#define CONFIG_SYS_MCLINK_MAX 3
Dirk Eibach20614a22013-06-26 16:04:26 +0200277
Dirk Eibach437145e2013-07-25 19:28:13 +0200278#define CONFIG_SYS_FPGA_PTR \
279 { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, NULL, NULL, NULL }
Dirk Eibach20614a22013-06-26 16:04:26 +0200280
Dirk Eibach9a13d812010-10-21 10:50:05 +0200281/* Memory Bank 3 (Latches) initialization */
282#define CONFIG_SYS_LATCH_BASE 0x7f200000
283#define CONFIG_SYS_EBC_PB3AP 0x02025080
284#define CONFIG_SYS_EBC_PB3CR 0x7f21a000
285
286#define CONFIG_SYS_LATCH0_RESET 0xffef
287#define CONFIG_SYS_LATCH0_BOOT 0xffff
288#define CONFIG_SYS_LATCH1_RESET 0xffff
289#define CONFIG_SYS_LATCH1_BOOT 0xffff
290
Dirk Eibach81b37932011-01-21 09:31:21 +0100291/*
292 * OSD Setup
293 */
294#define CONFIG_SYS_MPC92469AC
Dirk Eibach437145e2013-07-25 19:28:13 +0200295#define CONFIG_SYS_OSD_SCREENS 1
Dirk Eibach4a3eae12014-07-03 09:28:17 +0200296#define CONFIG_SYS_DP501_DIFFERENTIAL
297#define CONFIG_SYS_DP501_VCAPCTRL0 0x01 /* DDR mode 0, DE for H/VSYNC */
Dirk Eibach437145e2013-07-25 19:28:13 +0200298
299#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
300#define CONFIG_BITBANGMII_MULTI
Dirk Eibach81b37932011-01-21 09:31:21 +0100301
Dirk Eibach9a13d812010-10-21 10:50:05 +0200302#endif /* __CONFIG_H */