blob: 96e772cff21bd027e56839d17757f6509a5a6054 [file] [log] [blame]
Simon Glassc3014452018-12-10 10:37:48 -07001// SPDX-License-Identifier: GPL-2.0+
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +00002/*
3 * max98095.c -- MAX98095 ALSA SoC Audio driver
4 *
5 * Copyright 2011 Maxim Integrated Products
6 *
Simon Glassc3014452018-12-10 10:37:48 -07007 * Modified for U-Boot by R. Chandrasekar (rcsekar@samsung.com)
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +00008 */
Simon Glass1d9af1f2017-05-30 21:47:09 -06009
Simon Glass4070ba62018-12-10 10:37:39 -070010#include <audio_codec.h>
11#include <dm.h>
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000012#include <div64.h>
13#include <fdtdec.h>
14#include <i2c.h>
Simon Glass0f2af882020-05-10 11:40:05 -060015#include <log.h>
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000016#include <sound.h>
Simon Glassf2222362018-12-03 04:37:34 -070017#include <asm/gpio.h>
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000018#include "i2s.h"
19#include "max98095.h"
20
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000021/* Index 0 is reserved. */
22int rate_table[] = {0, 8000, 11025, 16000, 22050, 24000, 32000, 44100, 48000,
23 88200, 96000};
24
25/*
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000026 * codec mclk clock divider coefficients based on sampling rate
27 *
28 * @param rate sampling rate
29 * @param value address of indexvalue to be stored
30 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +010031 * Return: 0 for success or negative error code.
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000032 */
33static int rate_value(int rate, u8 *value)
34{
35 int i;
36
37 for (i = 1; i < ARRAY_SIZE(rate_table); i++) {
38 if (rate_table[i] >= rate) {
39 *value = i;
40 return 0;
41 }
42 }
43 *value = 1;
44
Simon Glassad2a5e32018-12-10 10:37:49 -070045 return -EINVAL;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000046}
47
48/*
49 * Sets hw params for max98095
50 *
Simon Glassfd7d6972018-12-03 04:37:25 -070051 * @param priv max98095 information pointer
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000052 * @param rate Sampling rate
53 * @param bits_per_sample Bits per sample
54 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +010055 * Return: 0 for success or negative error code.
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000056 */
Simon Glass504a7902018-12-10 10:37:42 -070057static int max98095_hw_params(struct maxim_priv *priv,
Dani Krishna Mohan6e194902013-09-11 16:38:50 +053058 enum en_max_audio_interface aif_id,
59 unsigned int rate, unsigned int bits_per_sample)
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000060{
61 u8 regval;
62 int error;
Dani Krishna Mohan6e194902013-09-11 16:38:50 +053063 unsigned short M98095_DAI_CLKMODE;
64 unsigned short M98095_DAI_FORMAT;
65 unsigned short M98095_DAI_FILTERS;
66
67 if (aif_id == AIF1) {
68 M98095_DAI_CLKMODE = M98095_027_DAI1_CLKMODE;
69 M98095_DAI_FORMAT = M98095_02A_DAI1_FORMAT;
70 M98095_DAI_FILTERS = M98095_02E_DAI1_FILTERS;
71 } else {
72 M98095_DAI_CLKMODE = M98095_031_DAI2_CLKMODE;
73 M98095_DAI_FORMAT = M98095_034_DAI2_FORMAT;
74 M98095_DAI_FILTERS = M98095_038_DAI2_FILTERS;
75 }
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000076
77 switch (bits_per_sample) {
78 case 16:
Simon Glass504a7902018-12-10 10:37:42 -070079 error = maxim_bic_or(priv, M98095_DAI_FORMAT, M98095_DAI_WS, 0);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000080 break;
81 case 24:
Simon Glass504a7902018-12-10 10:37:42 -070082 error = maxim_bic_or(priv, M98095_DAI_FORMAT, M98095_DAI_WS,
83 M98095_DAI_WS);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000084 break;
85 default:
86 debug("%s: Illegal bits per sample %d.\n",
Dani Krishna Mohan6e194902013-09-11 16:38:50 +053087 __func__, bits_per_sample);
Simon Glassad2a5e32018-12-10 10:37:49 -070088 return -EINVAL;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000089 }
90
91 if (rate_value(rate, &regval)) {
92 debug("%s: Failed to set sample rate to %d.\n",
Dani Krishna Mohan6e194902013-09-11 16:38:50 +053093 __func__, rate);
Simon Glassad2a5e32018-12-10 10:37:49 -070094 return -EINVAL;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000095 }
Simon Glassfd7d6972018-12-03 04:37:25 -070096 priv->rate = rate;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000097
Simon Glass504a7902018-12-10 10:37:42 -070098 error |= maxim_bic_or(priv, M98095_DAI_CLKMODE, M98095_CLKMODE_MASK,
Simon Glassfd7d6972018-12-03 04:37:25 -070099 regval);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000100
101 /* Update sample rate mode */
102 if (rate < 50000)
Simon Glass504a7902018-12-10 10:37:42 -0700103 error |= maxim_bic_or(priv, M98095_DAI_FILTERS,
Simon Glassfd7d6972018-12-03 04:37:25 -0700104 M98095_DAI_DHF, 0);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000105 else
Simon Glass504a7902018-12-10 10:37:42 -0700106 error |= maxim_bic_or(priv, M98095_DAI_FILTERS,
Simon Glassfd7d6972018-12-03 04:37:25 -0700107 M98095_DAI_DHF, M98095_DAI_DHF);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000108
109 if (error < 0) {
110 debug("%s: Error setting hardware params.\n", __func__);
Simon Glassad2a5e32018-12-10 10:37:49 -0700111 return -EIO;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000112 }
113
114 return 0;
115}
116
117/*
118 * Configures Audio interface system clock for the given frequency
119 *
Simon Glassfd7d6972018-12-03 04:37:25 -0700120 * @param priv max98095 information
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000121 * @param freq Sampling frequency in Hz
122 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100123 * Return: 0 for success or negative error code.
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000124 */
Simon Glass504a7902018-12-10 10:37:42 -0700125static int max98095_set_sysclk(struct maxim_priv *priv, unsigned int freq)
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000126{
127 int error = 0;
128
129 /* Requested clock frequency is already setup */
Simon Glassfd7d6972018-12-03 04:37:25 -0700130 if (freq == priv->sysclk)
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000131 return 0;
132
133 /* Setup clocks for slave mode, and using the PLL
134 * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
135 * 0x02 (when master clk is 20MHz to 40MHz)..
136 * 0x03 (when master clk is 40MHz to 60MHz)..
137 */
138 if ((freq >= 10000000) && (freq < 20000000)) {
Simon Glass504a7902018-12-10 10:37:42 -0700139 error = maxim_i2c_write(priv, M98095_026_SYS_CLK, 0x10);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000140 } else if ((freq >= 20000000) && (freq < 40000000)) {
Simon Glass504a7902018-12-10 10:37:42 -0700141 error = maxim_i2c_write(priv, M98095_026_SYS_CLK, 0x20);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000142 } else if ((freq >= 40000000) && (freq < 60000000)) {
Simon Glass504a7902018-12-10 10:37:42 -0700143 error = maxim_i2c_write(priv, M98095_026_SYS_CLK, 0x30);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000144 } else {
145 debug("%s: Invalid master clock frequency\n", __func__);
Simon Glassad2a5e32018-12-10 10:37:49 -0700146 return -EINVAL;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000147 }
148
149 debug("%s: Clock at %uHz\n", __func__, freq);
150
151 if (error < 0)
Simon Glassad2a5e32018-12-10 10:37:49 -0700152 return -EIO;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000153
Simon Glassfd7d6972018-12-03 04:37:25 -0700154 priv->sysclk = freq;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000155 return 0;
156}
157
158/*
159 * Sets Max98095 I2S format
160 *
Simon Glassfd7d6972018-12-03 04:37:25 -0700161 * @param priv max98095 information
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000162 * @param fmt i2S format - supports a subset of the options defined
163 * in i2s.h.
164 *
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100165 * Return: 0 for success or negative error code.
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000166 */
Simon Glass504a7902018-12-10 10:37:42 -0700167static int max98095_set_fmt(struct maxim_priv *priv, int fmt,
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530168 enum en_max_audio_interface aif_id)
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000169{
170 u8 regval = 0;
171 int error = 0;
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530172 unsigned short M98095_DAI_CLKCFG_HI;
173 unsigned short M98095_DAI_CLKCFG_LO;
174 unsigned short M98095_DAI_FORMAT;
175 unsigned short M98095_DAI_CLOCK;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000176
Simon Glassfd7d6972018-12-03 04:37:25 -0700177 if (fmt == priv->fmt)
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000178 return 0;
179
Simon Glassfd7d6972018-12-03 04:37:25 -0700180 priv->fmt = fmt;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000181
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530182 if (aif_id == AIF1) {
183 M98095_DAI_CLKCFG_HI = M98095_028_DAI1_CLKCFG_HI;
184 M98095_DAI_CLKCFG_LO = M98095_029_DAI1_CLKCFG_LO;
185 M98095_DAI_FORMAT = M98095_02A_DAI1_FORMAT;
186 M98095_DAI_CLOCK = M98095_02B_DAI1_CLOCK;
187 } else {
188 M98095_DAI_CLKCFG_HI = M98095_032_DAI2_CLKCFG_HI;
189 M98095_DAI_CLKCFG_LO = M98095_033_DAI2_CLKCFG_LO;
190 M98095_DAI_FORMAT = M98095_034_DAI2_FORMAT;
191 M98095_DAI_CLOCK = M98095_035_DAI2_CLOCK;
192 }
193
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000194 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
195 case SND_SOC_DAIFMT_CBS_CFS:
196 /* Slave mode PLL */
Simon Glass504a7902018-12-10 10:37:42 -0700197 error |= maxim_i2c_write(priv, M98095_DAI_CLKCFG_HI, 0x80);
198 error |= maxim_i2c_write(priv, M98095_DAI_CLKCFG_LO, 0x00);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000199 break;
200 case SND_SOC_DAIFMT_CBM_CFM:
201 /* Set to master mode */
202 regval |= M98095_DAI_MAS;
203 break;
204 case SND_SOC_DAIFMT_CBS_CFM:
205 case SND_SOC_DAIFMT_CBM_CFS:
206 default:
207 debug("%s: Clock mode unsupported\n", __func__);
Simon Glassad2a5e32018-12-10 10:37:49 -0700208 return -EINVAL;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000209 }
210
211 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
212 case SND_SOC_DAIFMT_I2S:
213 regval |= M98095_DAI_DLY;
214 break;
215 case SND_SOC_DAIFMT_LEFT_J:
216 break;
217 default:
218 debug("%s: Unrecognized format.\n", __func__);
Simon Glassad2a5e32018-12-10 10:37:49 -0700219 return -EINVAL;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000220 }
221
222 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
223 case SND_SOC_DAIFMT_NB_NF:
224 break;
225 case SND_SOC_DAIFMT_NB_IF:
226 regval |= M98095_DAI_WCI;
227 break;
228 case SND_SOC_DAIFMT_IB_NF:
229 regval |= M98095_DAI_BCI;
230 break;
231 case SND_SOC_DAIFMT_IB_IF:
232 regval |= M98095_DAI_BCI | M98095_DAI_WCI;
233 break;
234 default:
235 debug("%s: Unrecognized inversion settings.\n", __func__);
Simon Glassad2a5e32018-12-10 10:37:49 -0700236 return -EINVAL;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000237 }
238
Simon Glass504a7902018-12-10 10:37:42 -0700239 error |= maxim_bic_or(priv, M98095_DAI_FORMAT,
Simon Glassfd7d6972018-12-03 04:37:25 -0700240 M98095_DAI_MAS | M98095_DAI_DLY |
241 M98095_DAI_BCI | M98095_DAI_WCI, regval);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000242
Simon Glass504a7902018-12-10 10:37:42 -0700243 error |= maxim_i2c_write(priv, M98095_DAI_CLOCK, M98095_DAI_BSEL64);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000244
245 if (error < 0) {
246 debug("%s: Error setting i2s format.\n", __func__);
Simon Glassad2a5e32018-12-10 10:37:49 -0700247 return -EIO;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000248 }
249
250 return 0;
251}
252
253/*
254 * resets the audio codec
255 *
Simon Glassfd7d6972018-12-03 04:37:25 -0700256 * @param priv Private data for driver
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100257 * Return: 0 for success or negative error code.
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000258 */
Simon Glass504a7902018-12-10 10:37:42 -0700259static int max98095_reset(struct maxim_priv *priv)
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000260{
261 int i, ret;
262
263 /*
264 * Gracefully reset the DSP core and the codec hardware in a proper
265 * sequence.
266 */
Simon Glass504a7902018-12-10 10:37:42 -0700267 ret = maxim_i2c_write(priv, M98095_00F_HOST_CFG, 0);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000268 if (ret != 0) {
269 debug("%s: Failed to reset DSP: %d\n", __func__, ret);
270 return ret;
271 }
272
Simon Glass504a7902018-12-10 10:37:42 -0700273 ret = maxim_i2c_write(priv, M98095_097_PWR_SYS, 0);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000274 if (ret != 0) {
275 debug("%s: Failed to reset codec: %d\n", __func__, ret);
276 return ret;
277 }
278
279 /*
280 * Reset to hardware default for registers, as there is not a soft
281 * reset hardware control register.
282 */
283 for (i = M98095_010_HOST_INT_CFG; i < M98095_REG_MAX_CACHED; i++) {
Simon Glass504a7902018-12-10 10:37:42 -0700284 ret = maxim_i2c_write(priv, i, 0);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000285 if (ret < 0) {
286 debug("%s: Failed to reset: %d\n", __func__, ret);
287 return ret;
288 }
289 }
290
291 return 0;
292}
293
294/*
295 * Intialise max98095 codec device
296 *
Simon Glassfd7d6972018-12-03 04:37:25 -0700297 * @param priv max98095 information
Heinrich Schuchardt47b4c022022-01-19 18:05:50 +0100298 * Return: 0 for success or negative error code.
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000299 */
Simon Glass504a7902018-12-10 10:37:42 -0700300static int max98095_device_init(struct maxim_priv *priv)
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000301{
302 unsigned char id;
Simon Glassad2a5e32018-12-10 10:37:49 -0700303 int ret;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000304
305 /* reset the codec, the DSP core, and disable all interrupts */
Simon Glassad2a5e32018-12-10 10:37:49 -0700306 ret = max98095_reset(priv);
307 if (ret != 0) {
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000308 debug("Reset\n");
Simon Glassad2a5e32018-12-10 10:37:49 -0700309 return ret;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000310 }
311
312 /* initialize private data */
Simon Glassfd7d6972018-12-03 04:37:25 -0700313 priv->sysclk = -1U;
314 priv->rate = -1U;
315 priv->fmt = -1U;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000316
Simon Glassad2a5e32018-12-10 10:37:49 -0700317 ret = maxim_i2c_read(priv, M98095_0FF_REV_ID, &id);
318 if (ret < 0) {
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000319 debug("%s: Failure reading hardware revision: %d\n",
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530320 __func__, id);
Simon Glassad2a5e32018-12-10 10:37:49 -0700321 return ret;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000322 }
323 debug("%s: Hardware revision: %c\n", __func__, (id - 0x40) + 'A');
324
Simon Glasse1458f62018-12-03 04:37:28 -0700325 return 0;
326}
327
Simon Glass504a7902018-12-10 10:37:42 -0700328static int max98095_setup_interface(struct maxim_priv *priv,
Simon Glasse1458f62018-12-03 04:37:28 -0700329 enum en_max_audio_interface aif_id)
330{
331 int error;
332
Simon Glass504a7902018-12-10 10:37:42 -0700333 error = maxim_i2c_write(priv, M98095_097_PWR_SYS, M98095_PWRSV);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000334
335 /*
336 * initialize registers to hardware default configuring audio
337 * interface2 to DAC
338 */
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530339 if (aif_id == AIF1)
Simon Glass504a7902018-12-10 10:37:42 -0700340 error |= maxim_i2c_write(priv, M98095_048_MIX_DAC_LR,
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530341 M98095_DAI1L_TO_DACL |
342 M98095_DAI1R_TO_DACR);
343 else
Simon Glass504a7902018-12-10 10:37:42 -0700344 error |= maxim_i2c_write(priv, M98095_048_MIX_DAC_LR,
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530345 M98095_DAI2M_TO_DACL |
346 M98095_DAI2M_TO_DACR);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000347
Simon Glass504a7902018-12-10 10:37:42 -0700348 error |= maxim_i2c_write(priv, M98095_092_PWR_EN_OUT,
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530349 M98095_SPK_SPREADSPECTRUM);
Simon Glass504a7902018-12-10 10:37:42 -0700350 error |= maxim_i2c_write(priv, M98095_04E_CFG_HP, M98095_HPNORMAL);
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530351 if (aif_id == AIF1)
Simon Glass504a7902018-12-10 10:37:42 -0700352 error |= maxim_i2c_write(priv, M98095_02C_DAI1_IOCFG,
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530353 M98095_S1NORMAL | M98095_SDATA);
354 else
Simon Glass504a7902018-12-10 10:37:42 -0700355 error |= maxim_i2c_write(priv, M98095_036_DAI2_IOCFG,
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530356 M98095_S2NORMAL | M98095_SDATA);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000357
358 /* take the codec out of the shut down */
Simon Glass504a7902018-12-10 10:37:42 -0700359 error |= maxim_bic_or(priv, M98095_097_PWR_SYS, M98095_SHDNRUN,
Simon Glassfd7d6972018-12-03 04:37:25 -0700360 M98095_SHDNRUN);
361 /*
362 * route DACL and DACR output to HO and Speakers
363 * Ordering: DACL, DACR, DACL, DACR
364 */
Simon Glass504a7902018-12-10 10:37:42 -0700365 error |= maxim_i2c_write(priv, M98095_050_MIX_SPK_LEFT, 0x01);
366 error |= maxim_i2c_write(priv, M98095_051_MIX_SPK_RIGHT, 0x01);
367 error |= maxim_i2c_write(priv, M98095_04C_MIX_HP_LEFT, 0x01);
368 error |= maxim_i2c_write(priv, M98095_04D_MIX_HP_RIGHT, 0x01);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000369
370 /* power Enable */
Simon Glass504a7902018-12-10 10:37:42 -0700371 error |= maxim_i2c_write(priv, M98095_091_PWR_EN_OUT, 0xF3);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000372
373 /* set Volume */
Simon Glass504a7902018-12-10 10:37:42 -0700374 error |= maxim_i2c_write(priv, M98095_064_LVL_HP_L, 15);
375 error |= maxim_i2c_write(priv, M98095_065_LVL_HP_R, 15);
376 error |= maxim_i2c_write(priv, M98095_067_LVL_SPK_L, 16);
377 error |= maxim_i2c_write(priv, M98095_068_LVL_SPK_R, 16);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000378
379 /* Enable DAIs */
Simon Glass504a7902018-12-10 10:37:42 -0700380 error |= maxim_i2c_write(priv, M98095_093_BIAS_CTRL, 0x30);
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530381 if (aif_id == AIF1)
Simon Glass504a7902018-12-10 10:37:42 -0700382 error |= maxim_i2c_write(priv, M98095_096_PWR_DAC_CK, 0x01);
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530383 else
Simon Glass504a7902018-12-10 10:37:42 -0700384 error |= maxim_i2c_write(priv, M98095_096_PWR_DAC_CK, 0x07);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000385
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000386 if (error < 0)
Simon Glassad2a5e32018-12-10 10:37:49 -0700387 return -EIO;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000388
389 return 0;
390}
391
Simon Glass504a7902018-12-10 10:37:42 -0700392static int max98095_do_init(struct maxim_priv *priv,
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530393 enum en_max_audio_interface aif_id,
394 int sampling_rate, int mclk_freq,
395 int bits_per_sample)
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000396{
397 int ret = 0;
398
Simon Glass860b11c2018-12-03 04:37:32 -0700399 ret = max98095_setup_interface(priv, aif_id);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000400 if (ret < 0) {
Simon Glass4070ba62018-12-10 10:37:39 -0700401 debug("%s: max98095 setup interface failed\n", __func__);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000402 return ret;
403 }
404
Simon Glass860b11c2018-12-03 04:37:32 -0700405 ret = max98095_set_sysclk(priv, mclk_freq);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000406 if (ret < 0) {
407 debug("%s: max98095 codec set sys clock failed\n", __func__);
408 return ret;
409 }
410
Simon Glass860b11c2018-12-03 04:37:32 -0700411 ret = max98095_hw_params(priv, aif_id, sampling_rate,
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530412 bits_per_sample);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000413
414 if (ret == 0) {
Simon Glass860b11c2018-12-03 04:37:32 -0700415 ret = max98095_set_fmt(priv, SND_SOC_DAIFMT_I2S |
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530416 SND_SOC_DAIFMT_NB_NF |
417 SND_SOC_DAIFMT_CBS_CFS,
418 aif_id);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000419 }
420
421 return ret;
422}
423
Simon Glass4070ba62018-12-10 10:37:39 -0700424static int max98095_set_params(struct udevice *dev, int interface, int rate,
425 int mclk_freq, int bits_per_sample,
426 uint channels)
427{
Simon Glass504a7902018-12-10 10:37:42 -0700428 struct maxim_priv *priv = dev_get_priv(dev);
Simon Glass4070ba62018-12-10 10:37:39 -0700429
430 return max98095_do_init(priv, interface, rate, mclk_freq,
431 bits_per_sample);
432}
433
434static int max98095_probe(struct udevice *dev)
435{
Simon Glass504a7902018-12-10 10:37:42 -0700436 struct maxim_priv *priv = dev_get_priv(dev);
Simon Glass4070ba62018-12-10 10:37:39 -0700437 int ret;
438
439 priv->dev = dev;
440 ret = max98095_device_init(priv);
441 if (ret < 0) {
442 debug("%s: max98095 codec chip init failed\n", __func__);
443 return ret;
444 }
445
446 return 0;
447}
448
449static const struct audio_codec_ops max98095_ops = {
450 .set_params = max98095_set_params,
451};
452
453static const struct udevice_id max98095_ids[] = {
454 { .compatible = "maxim,max98095" },
455 { }
456};
457
458U_BOOT_DRIVER(max98095) = {
459 .name = "max98095",
460 .id = UCLASS_AUDIO_CODEC,
461 .of_match = max98095_ids,
462 .probe = max98095_probe,
463 .ops = &max98095_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700464 .priv_auto = sizeof(struct maxim_priv),
Simon Glass4070ba62018-12-10 10:37:39 -0700465};