blob: e9bf64f82f833c4b06a212dbb8fc0556ddfcd76f [file] [log] [blame]
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +00001/*
2 * max98095.c -- MAX98095 ALSA SoC Audio driver
3 *
4 * Copyright 2011 Maxim Integrated Products
5 *
6 * Modified for uboot by R. Chandrasekar (rcsekar@samsung.com)
7 *
8 * This program is free software; you can redistribute it and/or modify
9 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
11 */
Simon Glass1d9af1f2017-05-30 21:47:09 -060012
13#include <common.h>
Simon Glass4070ba62018-12-10 10:37:39 -070014#include <audio_codec.h>
15#include <dm.h>
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000016#include <div64.h>
17#include <fdtdec.h>
18#include <i2c.h>
19#include <sound.h>
Simon Glassf2222362018-12-03 04:37:34 -070020#include <asm/gpio.h>
21#include <asm/io.h>
22#include <asm/arch/clk.h>
23#include <asm/arch/cpu.h>
24#include <asm/arch/power.h>
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000025#include "i2s.h"
26#include "max98095.h"
27
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000028/* Index 0 is reserved. */
29int rate_table[] = {0, 8000, 11025, 16000, 22050, 24000, 32000, 44100, 48000,
30 88200, 96000};
31
32/*
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000033 * codec mclk clock divider coefficients based on sampling rate
34 *
35 * @param rate sampling rate
36 * @param value address of indexvalue to be stored
37 *
38 * @return 0 for success or negative error code.
39 */
40static int rate_value(int rate, u8 *value)
41{
42 int i;
43
44 for (i = 1; i < ARRAY_SIZE(rate_table); i++) {
45 if (rate_table[i] >= rate) {
46 *value = i;
47 return 0;
48 }
49 }
50 *value = 1;
51
52 return -1;
53}
54
55/*
56 * Sets hw params for max98095
57 *
Simon Glassfd7d6972018-12-03 04:37:25 -070058 * @param priv max98095 information pointer
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000059 * @param rate Sampling rate
60 * @param bits_per_sample Bits per sample
61 *
62 * @return -1 for error and 0 Success.
63 */
Simon Glass504a7902018-12-10 10:37:42 -070064static int max98095_hw_params(struct maxim_priv *priv,
Dani Krishna Mohan6e194902013-09-11 16:38:50 +053065 enum en_max_audio_interface aif_id,
66 unsigned int rate, unsigned int bits_per_sample)
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000067{
68 u8 regval;
69 int error;
Dani Krishna Mohan6e194902013-09-11 16:38:50 +053070 unsigned short M98095_DAI_CLKMODE;
71 unsigned short M98095_DAI_FORMAT;
72 unsigned short M98095_DAI_FILTERS;
73
74 if (aif_id == AIF1) {
75 M98095_DAI_CLKMODE = M98095_027_DAI1_CLKMODE;
76 M98095_DAI_FORMAT = M98095_02A_DAI1_FORMAT;
77 M98095_DAI_FILTERS = M98095_02E_DAI1_FILTERS;
78 } else {
79 M98095_DAI_CLKMODE = M98095_031_DAI2_CLKMODE;
80 M98095_DAI_FORMAT = M98095_034_DAI2_FORMAT;
81 M98095_DAI_FILTERS = M98095_038_DAI2_FILTERS;
82 }
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000083
84 switch (bits_per_sample) {
85 case 16:
Simon Glass504a7902018-12-10 10:37:42 -070086 error = maxim_bic_or(priv, M98095_DAI_FORMAT, M98095_DAI_WS, 0);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000087 break;
88 case 24:
Simon Glass504a7902018-12-10 10:37:42 -070089 error = maxim_bic_or(priv, M98095_DAI_FORMAT, M98095_DAI_WS,
90 M98095_DAI_WS);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000091 break;
92 default:
93 debug("%s: Illegal bits per sample %d.\n",
Dani Krishna Mohan6e194902013-09-11 16:38:50 +053094 __func__, bits_per_sample);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +000095 return -1;
96 }
97
98 if (rate_value(rate, &regval)) {
99 debug("%s: Failed to set sample rate to %d.\n",
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530100 __func__, rate);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000101 return -1;
102 }
Simon Glassfd7d6972018-12-03 04:37:25 -0700103 priv->rate = rate;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000104
Simon Glass504a7902018-12-10 10:37:42 -0700105 error |= maxim_bic_or(priv, M98095_DAI_CLKMODE, M98095_CLKMODE_MASK,
Simon Glassfd7d6972018-12-03 04:37:25 -0700106 regval);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000107
108 /* Update sample rate mode */
109 if (rate < 50000)
Simon Glass504a7902018-12-10 10:37:42 -0700110 error |= maxim_bic_or(priv, M98095_DAI_FILTERS,
Simon Glassfd7d6972018-12-03 04:37:25 -0700111 M98095_DAI_DHF, 0);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000112 else
Simon Glass504a7902018-12-10 10:37:42 -0700113 error |= maxim_bic_or(priv, M98095_DAI_FILTERS,
Simon Glassfd7d6972018-12-03 04:37:25 -0700114 M98095_DAI_DHF, M98095_DAI_DHF);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000115
116 if (error < 0) {
117 debug("%s: Error setting hardware params.\n", __func__);
118 return -1;
119 }
120
121 return 0;
122}
123
124/*
125 * Configures Audio interface system clock for the given frequency
126 *
Simon Glassfd7d6972018-12-03 04:37:25 -0700127 * @param priv max98095 information
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000128 * @param freq Sampling frequency in Hz
129 *
130 * @return -1 for error and 0 success.
131 */
Simon Glass504a7902018-12-10 10:37:42 -0700132static int max98095_set_sysclk(struct maxim_priv *priv, unsigned int freq)
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000133{
134 int error = 0;
135
136 /* Requested clock frequency is already setup */
Simon Glassfd7d6972018-12-03 04:37:25 -0700137 if (freq == priv->sysclk)
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000138 return 0;
139
140 /* Setup clocks for slave mode, and using the PLL
141 * PSCLK = 0x01 (when master clk is 10MHz to 20MHz)
142 * 0x02 (when master clk is 20MHz to 40MHz)..
143 * 0x03 (when master clk is 40MHz to 60MHz)..
144 */
145 if ((freq >= 10000000) && (freq < 20000000)) {
Simon Glass504a7902018-12-10 10:37:42 -0700146 error = maxim_i2c_write(priv, M98095_026_SYS_CLK, 0x10);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000147 } else if ((freq >= 20000000) && (freq < 40000000)) {
Simon Glass504a7902018-12-10 10:37:42 -0700148 error = maxim_i2c_write(priv, M98095_026_SYS_CLK, 0x20);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000149 } else if ((freq >= 40000000) && (freq < 60000000)) {
Simon Glass504a7902018-12-10 10:37:42 -0700150 error = maxim_i2c_write(priv, M98095_026_SYS_CLK, 0x30);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000151 } else {
152 debug("%s: Invalid master clock frequency\n", __func__);
153 return -1;
154 }
155
156 debug("%s: Clock at %uHz\n", __func__, freq);
157
158 if (error < 0)
159 return -1;
160
Simon Glassfd7d6972018-12-03 04:37:25 -0700161 priv->sysclk = freq;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000162 return 0;
163}
164
165/*
166 * Sets Max98095 I2S format
167 *
Simon Glassfd7d6972018-12-03 04:37:25 -0700168 * @param priv max98095 information
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000169 * @param fmt i2S format - supports a subset of the options defined
170 * in i2s.h.
171 *
172 * @return -1 for error and 0 Success.
173 */
Simon Glass504a7902018-12-10 10:37:42 -0700174static int max98095_set_fmt(struct maxim_priv *priv, int fmt,
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530175 enum en_max_audio_interface aif_id)
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000176{
177 u8 regval = 0;
178 int error = 0;
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530179 unsigned short M98095_DAI_CLKCFG_HI;
180 unsigned short M98095_DAI_CLKCFG_LO;
181 unsigned short M98095_DAI_FORMAT;
182 unsigned short M98095_DAI_CLOCK;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000183
Simon Glassfd7d6972018-12-03 04:37:25 -0700184 if (fmt == priv->fmt)
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000185 return 0;
186
Simon Glassfd7d6972018-12-03 04:37:25 -0700187 priv->fmt = fmt;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000188
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530189 if (aif_id == AIF1) {
190 M98095_DAI_CLKCFG_HI = M98095_028_DAI1_CLKCFG_HI;
191 M98095_DAI_CLKCFG_LO = M98095_029_DAI1_CLKCFG_LO;
192 M98095_DAI_FORMAT = M98095_02A_DAI1_FORMAT;
193 M98095_DAI_CLOCK = M98095_02B_DAI1_CLOCK;
194 } else {
195 M98095_DAI_CLKCFG_HI = M98095_032_DAI2_CLKCFG_HI;
196 M98095_DAI_CLKCFG_LO = M98095_033_DAI2_CLKCFG_LO;
197 M98095_DAI_FORMAT = M98095_034_DAI2_FORMAT;
198 M98095_DAI_CLOCK = M98095_035_DAI2_CLOCK;
199 }
200
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000201 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
202 case SND_SOC_DAIFMT_CBS_CFS:
203 /* Slave mode PLL */
Simon Glass504a7902018-12-10 10:37:42 -0700204 error |= maxim_i2c_write(priv, M98095_DAI_CLKCFG_HI, 0x80);
205 error |= maxim_i2c_write(priv, M98095_DAI_CLKCFG_LO, 0x00);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000206 break;
207 case SND_SOC_DAIFMT_CBM_CFM:
208 /* Set to master mode */
209 regval |= M98095_DAI_MAS;
210 break;
211 case SND_SOC_DAIFMT_CBS_CFM:
212 case SND_SOC_DAIFMT_CBM_CFS:
213 default:
214 debug("%s: Clock mode unsupported\n", __func__);
215 return -1;
216 }
217
218 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
219 case SND_SOC_DAIFMT_I2S:
220 regval |= M98095_DAI_DLY;
221 break;
222 case SND_SOC_DAIFMT_LEFT_J:
223 break;
224 default:
225 debug("%s: Unrecognized format.\n", __func__);
226 return -1;
227 }
228
229 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
230 case SND_SOC_DAIFMT_NB_NF:
231 break;
232 case SND_SOC_DAIFMT_NB_IF:
233 regval |= M98095_DAI_WCI;
234 break;
235 case SND_SOC_DAIFMT_IB_NF:
236 regval |= M98095_DAI_BCI;
237 break;
238 case SND_SOC_DAIFMT_IB_IF:
239 regval |= M98095_DAI_BCI | M98095_DAI_WCI;
240 break;
241 default:
242 debug("%s: Unrecognized inversion settings.\n", __func__);
243 return -1;
244 }
245
Simon Glass504a7902018-12-10 10:37:42 -0700246 error |= maxim_bic_or(priv, M98095_DAI_FORMAT,
Simon Glassfd7d6972018-12-03 04:37:25 -0700247 M98095_DAI_MAS | M98095_DAI_DLY |
248 M98095_DAI_BCI | M98095_DAI_WCI, regval);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000249
Simon Glass504a7902018-12-10 10:37:42 -0700250 error |= maxim_i2c_write(priv, M98095_DAI_CLOCK, M98095_DAI_BSEL64);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000251
252 if (error < 0) {
253 debug("%s: Error setting i2s format.\n", __func__);
254 return -1;
255 }
256
257 return 0;
258}
259
260/*
261 * resets the audio codec
262 *
Simon Glassfd7d6972018-12-03 04:37:25 -0700263 * @param priv Private data for driver
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000264 * @return -1 for error and 0 success.
265 */
Simon Glass504a7902018-12-10 10:37:42 -0700266static int max98095_reset(struct maxim_priv *priv)
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000267{
268 int i, ret;
269
270 /*
271 * Gracefully reset the DSP core and the codec hardware in a proper
272 * sequence.
273 */
Simon Glass504a7902018-12-10 10:37:42 -0700274 ret = maxim_i2c_write(priv, M98095_00F_HOST_CFG, 0);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000275 if (ret != 0) {
276 debug("%s: Failed to reset DSP: %d\n", __func__, ret);
277 return ret;
278 }
279
Simon Glass504a7902018-12-10 10:37:42 -0700280 ret = maxim_i2c_write(priv, M98095_097_PWR_SYS, 0);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000281 if (ret != 0) {
282 debug("%s: Failed to reset codec: %d\n", __func__, ret);
283 return ret;
284 }
285
286 /*
287 * Reset to hardware default for registers, as there is not a soft
288 * reset hardware control register.
289 */
290 for (i = M98095_010_HOST_INT_CFG; i < M98095_REG_MAX_CACHED; i++) {
Simon Glass504a7902018-12-10 10:37:42 -0700291 ret = maxim_i2c_write(priv, i, 0);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000292 if (ret < 0) {
293 debug("%s: Failed to reset: %d\n", __func__, ret);
294 return ret;
295 }
296 }
297
298 return 0;
299}
300
301/*
302 * Intialise max98095 codec device
303 *
Simon Glassfd7d6972018-12-03 04:37:25 -0700304 * @param priv max98095 information
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000305 *
306 * @returns -1 for error and 0 Success.
307 */
Simon Glass504a7902018-12-10 10:37:42 -0700308static int max98095_device_init(struct maxim_priv *priv)
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000309{
310 unsigned char id;
311 int error = 0;
312
Simon Glasse1458f62018-12-03 04:37:28 -0700313 /* Enable codec clock */
314 set_xclkout();
315
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000316 /* reset the codec, the DSP core, and disable all interrupts */
Simon Glassfd7d6972018-12-03 04:37:25 -0700317 error = max98095_reset(priv);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000318 if (error != 0) {
319 debug("Reset\n");
320 return error;
321 }
322
323 /* initialize private data */
Simon Glassfd7d6972018-12-03 04:37:25 -0700324 priv->sysclk = -1U;
325 priv->rate = -1U;
326 priv->fmt = -1U;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000327
Simon Glass504a7902018-12-10 10:37:42 -0700328 error = maxim_i2c_read(priv, M98095_0FF_REV_ID, &id);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000329 if (error < 0) {
330 debug("%s: Failure reading hardware revision: %d\n",
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530331 __func__, id);
Simon Glasse1458f62018-12-03 04:37:28 -0700332 return error;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000333 }
334 debug("%s: Hardware revision: %c\n", __func__, (id - 0x40) + 'A');
335
Simon Glasse1458f62018-12-03 04:37:28 -0700336 return 0;
337}
338
Simon Glass504a7902018-12-10 10:37:42 -0700339static int max98095_setup_interface(struct maxim_priv *priv,
Simon Glasse1458f62018-12-03 04:37:28 -0700340 enum en_max_audio_interface aif_id)
341{
342 int error;
343
Simon Glass504a7902018-12-10 10:37:42 -0700344 error = maxim_i2c_write(priv, M98095_097_PWR_SYS, M98095_PWRSV);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000345
346 /*
347 * initialize registers to hardware default configuring audio
348 * interface2 to DAC
349 */
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530350 if (aif_id == AIF1)
Simon Glass504a7902018-12-10 10:37:42 -0700351 error |= maxim_i2c_write(priv, M98095_048_MIX_DAC_LR,
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530352 M98095_DAI1L_TO_DACL |
353 M98095_DAI1R_TO_DACR);
354 else
Simon Glass504a7902018-12-10 10:37:42 -0700355 error |= maxim_i2c_write(priv, M98095_048_MIX_DAC_LR,
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530356 M98095_DAI2M_TO_DACL |
357 M98095_DAI2M_TO_DACR);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000358
Simon Glass504a7902018-12-10 10:37:42 -0700359 error |= maxim_i2c_write(priv, M98095_092_PWR_EN_OUT,
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530360 M98095_SPK_SPREADSPECTRUM);
Simon Glass504a7902018-12-10 10:37:42 -0700361 error |= maxim_i2c_write(priv, M98095_04E_CFG_HP, M98095_HPNORMAL);
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530362 if (aif_id == AIF1)
Simon Glass504a7902018-12-10 10:37:42 -0700363 error |= maxim_i2c_write(priv, M98095_02C_DAI1_IOCFG,
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530364 M98095_S1NORMAL | M98095_SDATA);
365 else
Simon Glass504a7902018-12-10 10:37:42 -0700366 error |= maxim_i2c_write(priv, M98095_036_DAI2_IOCFG,
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530367 M98095_S2NORMAL | M98095_SDATA);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000368
369 /* take the codec out of the shut down */
Simon Glass504a7902018-12-10 10:37:42 -0700370 error |= maxim_bic_or(priv, M98095_097_PWR_SYS, M98095_SHDNRUN,
Simon Glassfd7d6972018-12-03 04:37:25 -0700371 M98095_SHDNRUN);
372 /*
373 * route DACL and DACR output to HO and Speakers
374 * Ordering: DACL, DACR, DACL, DACR
375 */
Simon Glass504a7902018-12-10 10:37:42 -0700376 error |= maxim_i2c_write(priv, M98095_050_MIX_SPK_LEFT, 0x01);
377 error |= maxim_i2c_write(priv, M98095_051_MIX_SPK_RIGHT, 0x01);
378 error |= maxim_i2c_write(priv, M98095_04C_MIX_HP_LEFT, 0x01);
379 error |= maxim_i2c_write(priv, M98095_04D_MIX_HP_RIGHT, 0x01);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000380
381 /* power Enable */
Simon Glass504a7902018-12-10 10:37:42 -0700382 error |= maxim_i2c_write(priv, M98095_091_PWR_EN_OUT, 0xF3);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000383
384 /* set Volume */
Simon Glass504a7902018-12-10 10:37:42 -0700385 error |= maxim_i2c_write(priv, M98095_064_LVL_HP_L, 15);
386 error |= maxim_i2c_write(priv, M98095_065_LVL_HP_R, 15);
387 error |= maxim_i2c_write(priv, M98095_067_LVL_SPK_L, 16);
388 error |= maxim_i2c_write(priv, M98095_068_LVL_SPK_R, 16);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000389
390 /* Enable DAIs */
Simon Glass504a7902018-12-10 10:37:42 -0700391 error |= maxim_i2c_write(priv, M98095_093_BIAS_CTRL, 0x30);
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530392 if (aif_id == AIF1)
Simon Glass504a7902018-12-10 10:37:42 -0700393 error |= maxim_i2c_write(priv, M98095_096_PWR_DAC_CK, 0x01);
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530394 else
Simon Glass504a7902018-12-10 10:37:42 -0700395 error |= maxim_i2c_write(priv, M98095_096_PWR_DAC_CK, 0x07);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000396
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000397 if (error < 0)
398 return -1;
399
400 return 0;
401}
402
Simon Glass504a7902018-12-10 10:37:42 -0700403static int max98095_do_init(struct maxim_priv *priv,
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530404 enum en_max_audio_interface aif_id,
405 int sampling_rate, int mclk_freq,
406 int bits_per_sample)
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000407{
408 int ret = 0;
409
Simon Glass860b11c2018-12-03 04:37:32 -0700410 ret = max98095_setup_interface(priv, aif_id);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000411 if (ret < 0) {
Simon Glass4070ba62018-12-10 10:37:39 -0700412 debug("%s: max98095 setup interface failed\n", __func__);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000413 return ret;
414 }
415
Simon Glass860b11c2018-12-03 04:37:32 -0700416 ret = max98095_set_sysclk(priv, mclk_freq);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000417 if (ret < 0) {
418 debug("%s: max98095 codec set sys clock failed\n", __func__);
419 return ret;
420 }
421
Simon Glass860b11c2018-12-03 04:37:32 -0700422 ret = max98095_hw_params(priv, aif_id, sampling_rate,
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530423 bits_per_sample);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000424
425 if (ret == 0) {
Simon Glass860b11c2018-12-03 04:37:32 -0700426 ret = max98095_set_fmt(priv, SND_SOC_DAIFMT_I2S |
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530427 SND_SOC_DAIFMT_NB_NF |
428 SND_SOC_DAIFMT_CBS_CFS,
429 aif_id);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000430 }
431
432 return ret;
433}
434
Simon Glass4070ba62018-12-10 10:37:39 -0700435#ifndef CONFIG_DM_SOUND
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000436static int get_max98095_codec_values(struct sound_codec_info *pcodec_info,
437 const void *blob)
438{
439 int error = 0;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000440 enum fdt_compat_id compat;
441 int node;
442 int parent;
443
444 /* Get the node from FDT for codec */
445 node = fdtdec_next_compatible(blob, 0, COMPAT_MAXIM_98095_CODEC);
446 if (node <= 0) {
447 debug("EXYNOS_SOUND: No node for codec in device tree\n");
448 debug("node = %d\n", node);
449 return -1;
450 }
451
452 parent = fdt_parent_offset(blob, node);
453 if (parent < 0) {
454 debug("%s: Cannot find node parent\n", __func__);
455 return -1;
456 }
457
458 compat = fdtdec_lookup(blob, parent);
459 switch (compat) {
460 case COMPAT_SAMSUNG_S3C2440_I2C:
461 pcodec_info->i2c_bus = i2c_get_bus_num_fdt(parent);
462 error |= pcodec_info->i2c_bus;
463 debug("i2c bus = %d\n", pcodec_info->i2c_bus);
464 pcodec_info->i2c_dev_addr = fdtdec_get_int(blob, node,
465 "reg", 0);
466 error |= pcodec_info->i2c_dev_addr;
467 debug("i2c dev addr = %x\n", pcodec_info->i2c_dev_addr);
468 break;
469 default:
470 debug("%s: Unknown compat id %d\n", __func__, compat);
471 return -1;
472 }
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000473 if (error == -1) {
474 debug("fail to get max98095 codec node properties\n");
475 return -1;
476 }
477
478 return 0;
479}
480
481/* max98095 Device Initialisation */
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530482int max98095_init(const void *blob, enum en_max_audio_interface aif_id,
483 int sampling_rate, int mclk_freq,
484 int bits_per_sample)
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000485{
486 int ret;
487 int old_bus = i2c_get_bus_num();
Simon Glass860b11c2018-12-03 04:37:32 -0700488 struct sound_codec_info pcodec_info;
489 struct max98095_priv max98095_info;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000490
Simon Glass860b11c2018-12-03 04:37:32 -0700491 if (get_max98095_codec_values(&pcodec_info, blob) < 0) {
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000492 debug("FDT Codec values failed\n");
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530493 return -1;
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000494 }
495
Simon Glass860b11c2018-12-03 04:37:32 -0700496 i2c_set_bus_num(pcodec_info.i2c_bus);
Simon Glasse1458f62018-12-03 04:37:28 -0700497
Simon Glass15a94be2018-12-10 10:37:30 -0700498 max98095_info.i2c_addr = pcodec_info.i2c_dev_addr;
Simon Glass860b11c2018-12-03 04:37:32 -0700499 ret = max98095_device_init(&max98095_info);
Simon Glasse1458f62018-12-03 04:37:28 -0700500 if (ret < 0) {
501 debug("%s: max98095 codec chip init failed\n", __func__);
502 return ret;
503 }
504
Simon Glass860b11c2018-12-03 04:37:32 -0700505 ret = max98095_do_init(&max98095_info, aif_id, sampling_rate, mclk_freq,
Dani Krishna Mohan6e194902013-09-11 16:38:50 +0530506 bits_per_sample);
Rajeshwari Shindecd93e9b2013-02-14 19:46:12 +0000507 i2c_set_bus_num(old_bus);
508
509 return ret;
510}
Simon Glass4070ba62018-12-10 10:37:39 -0700511#endif
512
513static int max98095_set_params(struct udevice *dev, int interface, int rate,
514 int mclk_freq, int bits_per_sample,
515 uint channels)
516{
Simon Glass504a7902018-12-10 10:37:42 -0700517 struct maxim_priv *priv = dev_get_priv(dev);
Simon Glass4070ba62018-12-10 10:37:39 -0700518
519 return max98095_do_init(priv, interface, rate, mclk_freq,
520 bits_per_sample);
521}
522
523static int max98095_probe(struct udevice *dev)
524{
Simon Glass504a7902018-12-10 10:37:42 -0700525 struct maxim_priv *priv = dev_get_priv(dev);
Simon Glass4070ba62018-12-10 10:37:39 -0700526 int ret;
527
528 priv->dev = dev;
529 ret = max98095_device_init(priv);
530 if (ret < 0) {
531 debug("%s: max98095 codec chip init failed\n", __func__);
532 return ret;
533 }
534
535 return 0;
536}
537
538static const struct audio_codec_ops max98095_ops = {
539 .set_params = max98095_set_params,
540};
541
542static const struct udevice_id max98095_ids[] = {
543 { .compatible = "maxim,max98095" },
544 { }
545};
546
547U_BOOT_DRIVER(max98095) = {
548 .name = "max98095",
549 .id = UCLASS_AUDIO_CODEC,
550 .of_match = max98095_ids,
551 .probe = max98095_probe,
552 .ops = &max98095_ops,
Simon Glass504a7902018-12-10 10:37:42 -0700553 .priv_auto_alloc_size = sizeof(struct maxim_priv),
Simon Glass4070ba62018-12-10 10:37:39 -0700554};