blob: 5db0407baa7571bf0bb8446b57cfc78de08aac49 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
huang lin01aa7022015-11-17 14:20:16 +08002/*
3 * (C) Copyright 2015 Rockchip Electronics Co., Ltd
huang lin01aa7022015-11-17 14:20:16 +08004 */
5#ifndef _ASM_ARCH_CRU_RK3036_H
6#define _ASM_ARCH_CRU_RK3036_H
7
huang lin01aa7022015-11-17 14:20:16 +08008#define OSC_HZ (24 * 1000 * 1000)
9
10#define APLL_HZ (600 * 1000000)
11#define GPLL_HZ (594 * 1000000)
12
13#define CORE_PERI_HZ 150000000
14#define CORE_ACLK_HZ 300000000
15
Kever Yangb45fc402017-05-15 20:52:16 +080016#define BUS_ACLK_HZ 148500000
17#define BUS_HCLK_HZ 148500000
18#define BUS_PCLK_HZ 74250000
huang lin01aa7022015-11-17 14:20:16 +080019
20#define PERI_ACLK_HZ 148500000
21#define PERI_HCLK_HZ 148500000
22#define PERI_PCLK_HZ 74250000
23
Simon Glass3814f0e2016-10-01 20:04:50 -060024/* Private data for the clock driver - used by rockchip_get_cru() */
25struct rk3036_clk_priv {
26 struct rk3036_cru *cru;
27 ulong rate;
28};
29
huang lin01aa7022015-11-17 14:20:16 +080030struct rk3036_cru {
31 struct rk3036_pll {
32 unsigned int con0;
33 unsigned int con1;
34 unsigned int con2;
35 unsigned int con3;
36 } pll[4];
37 unsigned int cru_mode_con;
38 unsigned int cru_clksel_con[35];
39 unsigned int cru_clkgate_con[11];
40 unsigned int reserved;
41 unsigned int cru_glb_srst_fst_value;
42 unsigned int cru_glb_srst_snd_value;
43 unsigned int reserved1[2];
44 unsigned int cru_softrst_con[9];
45 unsigned int cru_misc_con;
46 unsigned int reserved2[2];
47 unsigned int cru_glb_cnt_th;
48 unsigned int cru_sdmmc_con[2];
49 unsigned int cru_sdio_con[2];
50 unsigned int cru_emmc_con[2];
51 unsigned int reserved3;
52 unsigned int cru_rst_st;
53 unsigned int reserved4[0x23];
54 unsigned int cru_pll_mask_con;
55};
56check_member(rk3036_cru, cru_pll_mask_con, 0x01f0);
57
58struct pll_div {
59 u32 refdiv;
60 u32 fbdiv;
61 u32 postdiv1;
62 u32 postdiv2;
63 u32 frac;
64};
65
66enum {
67 /* PLLCON0*/
huang lin01aa7022015-11-17 14:20:16 +080068 PLL_POSTDIV1_SHIFT = 12,
Kever Yangcb04ad22017-05-15 20:52:15 +080069 PLL_POSTDIV1_MASK = 7 << PLL_POSTDIV1_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +080070 PLL_FBDIV_SHIFT = 0,
Kever Yangcb04ad22017-05-15 20:52:15 +080071 PLL_FBDIV_MASK = 0xfff,
huang lin01aa7022015-11-17 14:20:16 +080072
73 /* PLLCON1 */
Kever Yangcb04ad22017-05-15 20:52:15 +080074 PLL_RST_SHIFT = 14,
huang lin01aa7022015-11-17 14:20:16 +080075 PLL_DSMPD_SHIFT = 12,
Kever Yangcb04ad22017-05-15 20:52:15 +080076 PLL_DSMPD_MASK = 1 << PLL_DSMPD_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +080077 PLL_LOCK_STATUS_SHIFT = 10,
Kever Yangcb04ad22017-05-15 20:52:15 +080078 PLL_LOCK_STATUS_MASK = 1 << PLL_LOCK_STATUS_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +080079 PLL_POSTDIV2_SHIFT = 6,
Kever Yangcb04ad22017-05-15 20:52:15 +080080 PLL_POSTDIV2_MASK = 7 << PLL_POSTDIV2_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +080081 PLL_REFDIV_SHIFT = 0,
Kever Yangcb04ad22017-05-15 20:52:15 +080082 PLL_REFDIV_MASK = 0x3f,
huang lin01aa7022015-11-17 14:20:16 +080083
84 /* CRU_MODE */
huang lin01aa7022015-11-17 14:20:16 +080085 GPLL_MODE_SHIFT = 12,
Kever Yangcb04ad22017-05-15 20:52:15 +080086 GPLL_MODE_MASK = 3 << GPLL_MODE_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +080087 GPLL_MODE_SLOW = 0,
88 GPLL_MODE_NORM,
89 GPLL_MODE_DEEP,
huang lin01aa7022015-11-17 14:20:16 +080090 DPLL_MODE_SHIFT = 4,
Kever Yangcb04ad22017-05-15 20:52:15 +080091 DPLL_MODE_MASK = 1 << DPLL_MODE_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +080092 DPLL_MODE_SLOW = 0,
93 DPLL_MODE_NORM,
huang lin01aa7022015-11-17 14:20:16 +080094 APLL_MODE_SHIFT = 0,
Kever Yangcb04ad22017-05-15 20:52:15 +080095 APLL_MODE_MASK = 1 << APLL_MODE_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +080096 APLL_MODE_SLOW = 0,
97 APLL_MODE_NORM,
98
99 /* CRU_CLK_SEL0_CON */
Kever Yangcb04ad22017-05-15 20:52:15 +0800100 BUS_ACLK_PLL_SEL_SHIFT = 14,
101 BUS_ACLK_PLL_SEL_MASK = 3 << BUS_ACLK_PLL_SEL_SHIFT,
102 BUS_ACLK_PLL_SEL_APLL = 0,
103 BUS_ACLK_PLL_SEL_DPLL,
104 BUS_ACLK_PLL_SEL_GPLL,
105 BUS_ACLK_DIV_SHIFT = 8,
106 BUS_ACLK_DIV_MASK = 0x1f << BUS_ACLK_DIV_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +0800107 CORE_CLK_PLL_SEL_SHIFT = 7,
Kever Yangcb04ad22017-05-15 20:52:15 +0800108 CORE_CLK_PLL_SEL_MASK = 1 << CORE_CLK_PLL_SEL_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +0800109 CORE_CLK_PLL_SEL_APLL = 0,
110 CORE_CLK_PLL_SEL_GPLL,
huang lin01aa7022015-11-17 14:20:16 +0800111 CORE_DIV_CON_SHIFT = 0,
Kever Yangcb04ad22017-05-15 20:52:15 +0800112 CORE_DIV_CON_MASK = 0x1f << CORE_DIV_CON_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +0800113
114 /* CRU_CLK_SEL1_CON */
Kever Yangcb04ad22017-05-15 20:52:15 +0800115 BUS_PCLK_DIV_SHIFT = 12,
116 BUS_PCLK_DIV_MASK = 7 << BUS_PCLK_DIV_SHIFT,
117 BUS_HCLK_DIV_SHIFT = 8,
118 BUS_HCLK_DIV_MASK = 3 << BUS_HCLK_DIV_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +0800119 CORE_ACLK_DIV_SHIFT = 4,
Kever Yangcb04ad22017-05-15 20:52:15 +0800120 CORE_ACLK_DIV_MASK = 7 << CORE_ACLK_DIV_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +0800121 CORE_PERI_DIV_SHIFT = 0,
Kever Yangcb04ad22017-05-15 20:52:15 +0800122 CORE_PERI_DIV_MASK = 0xf << CORE_PERI_DIV_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +0800123
124 /* CRU_CLKSEL10_CON */
huang lin01aa7022015-11-17 14:20:16 +0800125 PERI_PLL_SEL_SHIFT = 14,
Kever Yangcb04ad22017-05-15 20:52:15 +0800126 PERI_PLL_SEL_MASK = 3 << PERI_PLL_SEL_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +0800127 PERI_PLL_APLL = 0,
128 PERI_PLL_DPLL,
129 PERI_PLL_GPLL,
huang lin01aa7022015-11-17 14:20:16 +0800130 PERI_PCLK_DIV_SHIFT = 12,
Kever Yangcb04ad22017-05-15 20:52:15 +0800131 PERI_PCLK_DIV_MASK = 3 << PERI_PCLK_DIV_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +0800132 PERI_HCLK_DIV_SHIFT = 8,
Kever Yangcb04ad22017-05-15 20:52:15 +0800133 PERI_HCLK_DIV_MASK = 3 << PERI_HCLK_DIV_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +0800134 PERI_ACLK_DIV_SHIFT = 0,
Kever Yangcb04ad22017-05-15 20:52:15 +0800135 PERI_ACLK_DIV_MASK = 0x1f << PERI_ACLK_DIV_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +0800136
137 /* CRU_CLKSEL11_CON */
huang lin01aa7022015-11-17 14:20:16 +0800138 SDIO_DIV_SHIFT = 8,
Kever Yangcb04ad22017-05-15 20:52:15 +0800139 SDIO_DIV_MASK = 0x7f << SDIO_DIV_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +0800140 MMC0_DIV_SHIFT = 0,
Kever Yangcb04ad22017-05-15 20:52:15 +0800141 MMC0_DIV_MASK = 0x7f << MMC0_DIV_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +0800142
143 /* CRU_CLKSEL12_CON */
huang lin01aa7022015-11-17 14:20:16 +0800144 EMMC_PLL_SHIFT = 12,
Kever Yangcb04ad22017-05-15 20:52:15 +0800145 EMMC_PLL_MASK = 3 << EMMC_PLL_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +0800146 EMMC_SEL_APLL = 0,
147 EMMC_SEL_DPLL,
148 EMMC_SEL_GPLL,
149 EMMC_SEL_24M,
huang lin01aa7022015-11-17 14:20:16 +0800150 SDIO_PLL_SHIFT = 10,
Kever Yangcb04ad22017-05-15 20:52:15 +0800151 SDIO_PLL_MASK = 3 << SDIO_PLL_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +0800152 SDIO_SEL_APLL = 0,
153 SDIO_SEL_DPLL,
154 SDIO_SEL_GPLL,
155 SDIO_SEL_24M,
huang lin01aa7022015-11-17 14:20:16 +0800156 MMC0_PLL_SHIFT = 8,
Kever Yangcb04ad22017-05-15 20:52:15 +0800157 MMC0_PLL_MASK = 3 << MMC0_PLL_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +0800158 MMC0_SEL_APLL = 0,
159 MMC0_SEL_DPLL,
160 MMC0_SEL_GPLL,
161 MMC0_SEL_24M,
huang lin01aa7022015-11-17 14:20:16 +0800162 EMMC_DIV_SHIFT = 0,
Kever Yangcb04ad22017-05-15 20:52:15 +0800163 EMMC_DIV_MASK = 0x7f << EMMC_DIV_SHIFT,
huang lin01aa7022015-11-17 14:20:16 +0800164
165 /* CRU_SOFTRST5_CON */
166 DDRCTRL_PSRST_SHIFT = 11,
167 DDRCTRL_SRST_SHIFT = 10,
168 DDRPHY_PSRST_SHIFT = 9,
169 DDRPHY_SRST_SHIFT = 8,
170};
171#endif