blob: 6e26d456ab74fc19aefea3cf356e635c24e4d022 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Joe Hammana7114d02007-12-13 06:45:14 -06002/*
Paul Gortmakerf5c69a52009-09-20 20:36:06 -04003 * Copyright 2007,2009 Wind River Systems <www.windriver.com>
Joe Hammana7114d02007-12-13 06:45:14 -06004 * Copyright 2007 Embedded Specialties, Inc.
5 * Copyright 2004, 2007 Freescale Semiconductor.
Joe Hammana7114d02007-12-13 06:45:14 -06006 */
7
8/*
9 * sbc8548 board configuration file
Patrick Delaunay03a4c422020-02-28 15:18:14 +010010 * Please refer to board/sbc8548/README for more info.
Joe Hammana7114d02007-12-13 06:45:14 -060011 */
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Simon Glassfb64e362020-05-10 11:40:09 -060015#include <linux/stringify.h>
16
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040017/*
18 * Top level Makefile configuration choices
19 */
Wolfgang Denkdc25d152010-10-04 19:58:00 +020020#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +000021#define CONFIG_PCI_INDIRECT_BRIDGE
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040022#define CONFIG_PCI1
23#endif
24
Wolfgang Denkdc25d152010-10-04 19:58:00 +020025#ifdef CONFIG_66
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040026#define CONFIG_SYS_CLK_DIV 1
27#endif
28
Wolfgang Denkdc25d152010-10-04 19:58:00 +020029#ifdef CONFIG_33
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040030#define CONFIG_SYS_CLK_DIV 2
31#endif
32
Wolfgang Denkdc25d152010-10-04 19:58:00 +020033#ifdef CONFIG_PCIE
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040034#define CONFIG_PCIE1
35#endif
36
37/*
38 * High Level Configuration Options
39 */
Joe Hammana7114d02007-12-13 06:45:14 -060040
Paul Gortmaker626fa262011-12-30 23:53:08 -050041/*
42 * If you want to boot from the SODIMM flash, instead of the soldered
43 * on flash, set this, and change JP12, SW2:8 accordingly.
44 */
45#undef CONFIG_SYS_ALT_BOOT
46
Joe Hammana7114d02007-12-13 06:45:14 -060047#undef CONFIG_RIO
Paul Gortmaker3bff6422009-09-20 20:36:05 -040048
49#ifdef CONFIG_PCI
50#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
51#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
52#endif
Joe Hammana7114d02007-12-13 06:45:14 -060053
Joe Hammana7114d02007-12-13 06:45:14 -060054#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
55
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040056/*
57 * Below assumes that CCB:SYSCLK remains unchanged at 6:1 via SW2:[1-4]
58 */
59#ifndef CONFIG_SYS_CLK_DIV
60#define CONFIG_SYS_CLK_DIV 1 /* 2, if 33MHz PCI card installed */
61#endif
62#define CONFIG_SYS_CLK_FREQ (66000000 / CONFIG_SYS_CLK_DIV)
Joe Hammana7114d02007-12-13 06:45:14 -060063
64/*
65 * These can be toggled for performance analysis, otherwise use default.
66 */
67#define CONFIG_L2_CACHE /* toggle L2 cache */
68#define CONFIG_BTB /* toggle branch predition */
Joe Hammana7114d02007-12-13 06:45:14 -060069
70/*
71 * Only possible on E500 Version 2 or newer cores.
72 */
73#define CONFIG_ENABLE_36BIT_PHYS 1
74
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Joe Hammana7114d02007-12-13 06:45:14 -060076
Timur Tabid8f341c2011-08-04 18:03:41 -050077#define CONFIG_SYS_CCSRBAR 0xe0000000
78#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Joe Hammana7114d02007-12-13 06:45:14 -060079
Kumar Galaf9902002008-08-26 23:15:28 -050080/* DDR Setup */
Paul Gortmaker17f91842011-12-30 23:53:10 -050081#undef CONFIG_DDR_ECC /* only for ECC DDR module */
82/*
83 * A hardware errata caused the LBC SDRAM SPD and the DDR2 SPD
84 * to collide, meaning you couldn't reliably read either. So
85 * physically remove the LBC PC100 SDRAM module from the board
Paul Gortmaker2467e762011-12-30 23:53:12 -050086 * before enabling the two SPD options below, or check that you
87 * have the hardware fix on your board via "i2c probe" and looking
88 * for a device at 0x53.
Paul Gortmaker17f91842011-12-30 23:53:10 -050089 */
Kumar Galaf9902002008-08-26 23:15:28 -050090#undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
91#undef CONFIG_DDR_SPD
Kumar Galaf9902002008-08-26 23:15:28 -050092
93#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
94#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
95
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
97#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Galaf9902002008-08-26 23:15:28 -050098#define CONFIG_VERY_BIG_RAM
99
Kumar Galaf9902002008-08-26 23:15:28 -0500100#define CONFIG_DIMM_SLOTS_PER_CTLR 1
101#define CONFIG_CHIP_SELECTS_PER_CTRL 2
Joe Hammana7114d02007-12-13 06:45:14 -0600102
Paul Gortmaker2467e762011-12-30 23:53:12 -0500103/*
104 * The hardware fix for the I2C address collision puts the DDR
105 * SPD at 0x53, but if we are running on an older board w/o the
106 * fix, it will still be at 0x51. We check 0x53 1st.
107 */
Kumar Galaf9902002008-08-26 23:15:28 -0500108#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Paul Gortmaker2467e762011-12-30 23:53:12 -0500109#define ALT_SPD_EEPROM_ADDRESS 0x53 /* CTLR 0 DIMM 0 */
Joe Hammana7114d02007-12-13 06:45:14 -0600110
111/*
112 * Make sure required options are set
113 */
114#ifndef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Paul Gortmaker6840d882011-12-30 23:53:11 -0500116 #define CONFIG_SYS_DDR_CONTROL 0xc300c000
Joe Hammana7114d02007-12-13 06:45:14 -0600117#endif
118
Joe Hammana7114d02007-12-13 06:45:14 -0600119/*
120 * FLASH on the Local Bus
121 * Two banks, one 8MB the other 64MB, using the CFI driver.
Paul Gortmaker626fa262011-12-30 23:53:08 -0500122 * JP12+SW2.8 are used to swap CS0 and CS6, defaults are to have
123 * CS0 the 8MB boot flash, and CS6 the 64MB flash.
Joe Hammana7114d02007-12-13 06:45:14 -0600124 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500125 * Default:
126 * ec00_0000 efff_ffff 64MB SODIMM
127 * ff80_0000 ffff_ffff 8MB soldered flash
128 *
129 * Alternate:
130 * ef80_0000 efff_ffff 8MB soldered flash
131 * fc00_0000 ffff_ffff 64MB SODIMM
132 *
133 * BR0_8M:
Joe Hammana7114d02007-12-13 06:45:14 -0600134 * Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0
135 * Port Size = 8 bits = BRx[19:20] = 01
136 * Use GPCM = BRx[24:26] = 000
137 * Valid = BRx[31] = 1
138 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500139 * BR0_64M:
140 * Base address 0 = 0xfc00_0000 = BR0[0:16] = 1111 1100 0000 0000 0
Joe Hammana7114d02007-12-13 06:45:14 -0600141 * Port Size = 32 bits = BRx[19:20] = 11
Paul Gortmaker626fa262011-12-30 23:53:08 -0500142 *
143 * 0 4 8 12 16 20 24 28
144 * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801 BR0_8M
145 * 1111 1100 0000 0000 0001 1000 0000 0001 = fc001801 BR0_64M
146 */
147#define CONFIG_SYS_BR0_8M 0xff800801
148#define CONFIG_SYS_BR0_64M 0xfc001801
149
150/*
151 * BR6_8M:
152 * Base address 6 = 0xef80_0000 = BR6[0:16] = 1110 1111 1000 0000 0
153 * Port Size = 8 bits = BRx[19:20] = 01
Joe Hammana7114d02007-12-13 06:45:14 -0600154 * Use GPCM = BRx[24:26] = 000
155 * Valid = BRx[31] = 1
Paul Gortmaker626fa262011-12-30 23:53:08 -0500156
157 * BR6_64M:
158 * Base address 6 = 0xec00_0000 = BR6[0:16] = 1110 1100 0000 0000 0
159 * Port Size = 32 bits = BRx[19:20] = 11
Joe Hammana7114d02007-12-13 06:45:14 -0600160 *
161 * 0 4 8 12 16 20 24 28
Paul Gortmaker626fa262011-12-30 23:53:08 -0500162 * 1110 1111 1000 0000 0000 1000 0000 0001 = ef800801 BR6_8M
163 * 1110 1100 0000 0000 0001 1000 0000 0001 = ec001801 BR6_64M
164 */
165#define CONFIG_SYS_BR6_8M 0xef800801
166#define CONFIG_SYS_BR6_64M 0xec001801
167
168/*
169 * OR0_8M:
Joe Hammana7114d02007-12-13 06:45:14 -0600170 * Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0
171 * XAM = OR0[17:18] = 11
172 * CSNT = OR0[20] = 1
173 * ACS = half cycle delay = OR0[21:22] = 11
174 * SCY = 6 = OR0[24:27] = 0110
175 * TRLX = use relaxed timing = OR0[29] = 1
176 * EAD = use external address latch delay = OR0[31] = 1
177 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500178 * OR0_64M:
179 * Addr Mask = 64M = OR1[0:16] = 1111 1100 0000 0000 0
Joe Hammana7114d02007-12-13 06:45:14 -0600180 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500181 *
182 * 0 4 8 12 16 20 24 28
183 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR0_8M
184 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR0_64M
185 */
186#define CONFIG_SYS_OR0_8M 0xff806e65
187#define CONFIG_SYS_OR0_64M 0xfc006e65
188
189/*
190 * OR6_8M:
191 * Addr Mask = 8M = OR6[0:16] = 1111 1111 1000 0000 0
Joe Hammana7114d02007-12-13 06:45:14 -0600192 * XAM = OR6[17:18] = 11
193 * CSNT = OR6[20] = 1
194 * ACS = half cycle delay = OR6[21:22] = 11
195 * SCY = 6 = OR6[24:27] = 0110
196 * TRLX = use relaxed timing = OR6[29] = 1
197 * EAD = use external address latch delay = OR6[31] = 1
198 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500199 * OR6_64M:
200 * Addr Mask = 64M = OR6[0:16] = 1111 1100 0000 0000 0
201 *
Joe Hammana7114d02007-12-13 06:45:14 -0600202 * 0 4 8 12 16 20 24 28
Paul Gortmaker626fa262011-12-30 23:53:08 -0500203 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR6_8M
204 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR6_64M
Joe Hammana7114d02007-12-13 06:45:14 -0600205 */
Paul Gortmaker626fa262011-12-30 23:53:08 -0500206#define CONFIG_SYS_OR6_8M 0xff806e65
207#define CONFIG_SYS_OR6_64M 0xfc006e65
Joe Hammana7114d02007-12-13 06:45:14 -0600208
Paul Gortmaker626fa262011-12-30 23:53:08 -0500209#ifndef CONFIG_SYS_ALT_BOOT /* JP12 in default position */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_BOOT_BLOCK 0xff800000 /* start of 8MB Flash */
Paul Gortmakera6d378a2011-12-30 23:53:07 -0500211#define CONFIG_SYS_ALT_FLASH 0xec000000 /* 64MB "user" flash */
Paul Gortmaker626fa262011-12-30 23:53:08 -0500212
213#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_8M
214#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_8M
Joe Hammana7114d02007-12-13 06:45:14 -0600215
Paul Gortmaker626fa262011-12-30 23:53:08 -0500216#define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_64M
217#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_64M
218#else /* JP12 in alternate position */
219#define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* start 64MB Flash */
220#define CONFIG_SYS_ALT_FLASH 0xef800000 /* 8MB soldered flash */
Joe Hammana7114d02007-12-13 06:45:14 -0600221
Paul Gortmaker626fa262011-12-30 23:53:08 -0500222#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_64M
223#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_64M
Joe Hammana7114d02007-12-13 06:45:14 -0600224
Paul Gortmaker626fa262011-12-30 23:53:08 -0500225#define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_8M
226#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_8M
227#endif
228
229#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK
Paul Gortmaker62ad0342009-09-18 19:08:41 -0400230#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \
231 CONFIG_SYS_ALT_FLASH}
232#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
233#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#undef CONFIG_SYS_FLASH_CHECKSUM
235#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
236#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Joe Hammana7114d02007-12-13 06:45:14 -0600237
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200238#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Joe Hammana7114d02007-12-13 06:45:14 -0600239
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hammana7114d02007-12-13 06:45:14 -0600241
242/* CS5 = Local bus peripherals controlled by the EPLD */
243
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_BR5_PRELIM 0xf8000801
245#define CONFIG_SYS_OR5_PRELIM 0xff006e65
246#define CONFIG_SYS_EPLD_BASE 0xf8000000
247#define CONFIG_SYS_LED_DISP_BASE 0xf8000000
248#define CONFIG_SYS_USER_SWITCHES_BASE 0xf8100000
249#define CONFIG_SYS_BD_REV 0xf8300000
250#define CONFIG_SYS_EEPROM_BASE 0xf8b00000
Joe Hammana7114d02007-12-13 06:45:14 -0600251
252/*
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400253 * SDRAM on the Local Bus (CS3 and CS4)
Paul Gortmaker17f91842011-12-30 23:53:10 -0500254 * Note that most boards have a hardware errata where both the
255 * LBC SDRAM and the DDR2 SDRAM decode at 0x51, making it impossible
256 * to use CONFIG_DDR_SPD unless you physically remove the LBC DIMM.
Paul Gortmaker2467e762011-12-30 23:53:12 -0500257 * A hardware workaround is also available, see README.sbc8548 file.
Joe Hammana7114d02007-12-13 06:45:14 -0600258 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200259#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400260#define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */
Joe Hammana7114d02007-12-13 06:45:14 -0600261
262/*
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400263 * Base Register 3 and Option Register 3 configure the 1st 1/2 SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Joe Hammana7114d02007-12-13 06:45:14 -0600265 *
266 * For BR3, need:
267 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
268 * port-size = 32-bits = BR2[19:20] = 11
269 * no parity checking = BR2[21:22] = 00
270 * SDRAM for MSEL = BR2[24:26] = 011
271 * Valid = BR[31] = 1
272 *
273 * 0 4 8 12 16 20 24 28
274 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
275 *
276 */
277
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200278#define CONFIG_SYS_BR3_PRELIM 0xf0001861
Joe Hammana7114d02007-12-13 06:45:14 -0600279
280/*
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400281 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Joe Hammana7114d02007-12-13 06:45:14 -0600282 *
283 * For OR3, need:
284 * 64MB mask for AM, OR3[0:7] = 1111 1100
285 * XAM, OR3[17:18] = 11
286 * 10 columns OR3[19-21] = 011
287 * 12 rows OR3[23-25] = 011
288 * EAD set for extra time OR[31] = 0
289 *
290 * 0 4 8 12 16 20 24 28
291 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
292 */
293
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#define CONFIG_SYS_OR3_PRELIM 0xfc006cc0
Joe Hammana7114d02007-12-13 06:45:14 -0600295
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400296/*
297 * Base Register 4 and Option Register 4 configure the 2nd 1/2 SDRAM.
298 * The base address, (SDRAM_BASE + 1/2*SIZE), is 0xf4000000.
299 *
300 * For BR4, need:
301 * Base address of 0xf4000000 = BR[0:16] = 1111 0100 0000 0000 0
302 * port-size = 32-bits = BR2[19:20] = 11
303 * no parity checking = BR2[21:22] = 00
304 * SDRAM for MSEL = BR2[24:26] = 011
305 * Valid = BR[31] = 1
306 *
307 * 0 4 8 12 16 20 24 28
308 * 1111 0000 0000 0000 0001 1000 0110 0001 = f4001861
309 *
310 */
311
312#define CONFIG_SYS_BR4_PRELIM 0xf4001861
313
314/*
315 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
316 *
317 * For OR4, need:
318 * 64MB mask for AM, OR3[0:7] = 1111 1100
319 * XAM, OR3[17:18] = 11
320 * 10 columns OR3[19-21] = 011
321 * 12 rows OR3[23-25] = 011
322 * EAD set for extra time OR[31] = 0
323 *
324 * 0 4 8 12 16 20 24 28
325 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
326 */
327
328#define CONFIG_SYS_OR4_PRELIM 0xfc006cc0
329
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#define CONFIG_SYS_LBC_LCRR 0x00000002 /* LB clock ratio reg */
331#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
332#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
333#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Joe Hammana7114d02007-12-13 06:45:14 -0600334
335/*
Joe Hammana7114d02007-12-13 06:45:14 -0600336 * Common settings for all Local Bus SDRAM commands.
Joe Hammana7114d02007-12-13 06:45:14 -0600337 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500338#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500339 | LSDMR_BSMA1516 \
340 | LSDMR_PRETOACT3 \
341 | LSDMR_ACTTORW3 \
342 | LSDMR_BUFCMD \
Kumar Gala727c6a62009-03-26 01:34:38 -0500343 | LSDMR_BL8 \
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500344 | LSDMR_WRC2 \
Kumar Gala727c6a62009-03-26 01:34:38 -0500345 | LSDMR_CL3 \
Joe Hammana7114d02007-12-13 06:45:14 -0600346 )
347
Paul Gortmakerf9d39d32011-12-30 23:53:09 -0500348#define CONFIG_SYS_LBC_LSDMR_PCHALL \
349 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
350#define CONFIG_SYS_LBC_LSDMR_ARFRSH \
351 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
352#define CONFIG_SYS_LBC_LSDMR_MRW \
353 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
354#define CONFIG_SYS_LBC_LSDMR_RFEN \
355 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_RFEN)
356
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200357#define CONFIG_SYS_INIT_RAM_LOCK 1
358#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200359#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Joe Hammana7114d02007-12-13 06:45:14 -0600360
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
Joe Hammana7114d02007-12-13 06:45:14 -0600362
Wolfgang Denk0191e472010-10-26 14:34:52 +0200363#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200364#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Joe Hammana7114d02007-12-13 06:45:14 -0600365
Paul Gortmaker46b47652009-09-25 11:14:11 -0400366/*
367 * For soldered on flash, (128kB/sector) we use 2 sectors for u-boot and
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200368 * one for env+bootpg (CONFIG_SYS_TEXT_BASE=0xfffa_0000, 384kB total). For SODIMM
Paul Gortmaker46b47652009-09-25 11:14:11 -0400369 * flash (512kB/sector) we use 1 sector for u-boot, and one for env+bootpg
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200370 * (CONFIG_SYS_TEXT_BASE=0xfff0_0000, 1MB total). This dynamically sets the right
Paul Gortmaker46b47652009-09-25 11:14:11 -0400371 * thing for MONITOR_LEN in both cases.
372 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200373#define CONFIG_SYS_MONITOR_LEN (~CONFIG_SYS_TEXT_BASE + 1)
Paul Gortmaker626fa262011-12-30 23:53:08 -0500374#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Joe Hammana7114d02007-12-13 06:45:14 -0600375
376/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200377#define CONFIG_SYS_NS16550_SERIAL
378#define CONFIG_SYS_NS16550_REG_SIZE 1
Paul Gortmakerf5c69a52009-09-20 20:36:06 -0400379#define CONFIG_SYS_NS16550_CLK (400000000 / CONFIG_SYS_CLK_DIV)
Joe Hammana7114d02007-12-13 06:45:14 -0600380
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200381#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hammana7114d02007-12-13 06:45:14 -0600382 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
383
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200384#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
385#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Joe Hammana7114d02007-12-13 06:45:14 -0600386
Joe Hammana7114d02007-12-13 06:45:14 -0600387/*
388 * I2C
389 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200390#define CONFIG_SYS_I2C
391#define CONFIG_SYS_I2C_FSL
392#define CONFIG_SYS_FSL_I2C_SPEED 400000
393#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
394#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200395#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
Joe Hammana7114d02007-12-13 06:45:14 -0600396
397/*
398 * General PCI
399 * Memory space is mapped 1-1, but I/O space must start from 0.
400 */
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400401#define CONFIG_SYS_PCI_VIRT 0x80000000 /* 1G PCI TLB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200402#define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
Joe Hammana7114d02007-12-13 06:45:14 -0600403
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400404#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
405#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
406#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200407#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400408#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
409#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
410#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
411#define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
Joe Hammana7114d02007-12-13 06:45:14 -0600412
413#ifdef CONFIG_PCIE1
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400414#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
415#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
416#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200417#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400418#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
419#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
420#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
421#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
Joe Hammana7114d02007-12-13 06:45:14 -0600422#endif
423
424#ifdef CONFIG_RIO
425/*
426 * RapidIO MMU
427 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200428#define CONFIG_SYS_RIO_MEM_BASE 0xC0000000
429#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */
Joe Hammana7114d02007-12-13 06:45:14 -0600430#endif
431
Joe Hammana7114d02007-12-13 06:45:14 -0600432#if defined(CONFIG_PCI)
Joe Hammana7114d02007-12-13 06:45:14 -0600433
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400434#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Joe Hammana7114d02007-12-13 06:45:14 -0600435
Joe Hammana7114d02007-12-13 06:45:14 -0600436#endif /* CONFIG_PCI */
437
Joe Hammana7114d02007-12-13 06:45:14 -0600438#if defined(CONFIG_TSEC_ENET)
439
Joe Hammana7114d02007-12-13 06:45:14 -0600440#define CONFIG_TSEC1 1
441#define CONFIG_TSEC1_NAME "eTSEC0"
442#define CONFIG_TSEC2 1
443#define CONFIG_TSEC2_NAME "eTSEC1"
Joe Hammana7114d02007-12-13 06:45:14 -0600444#undef CONFIG_MPC85XX_FEC
445
Paul Gortmaker2a03a052008-12-11 15:47:50 -0500446#define TSEC1_PHY_ADDR 0x19
447#define TSEC2_PHY_ADDR 0x1a
Joe Hammana7114d02007-12-13 06:45:14 -0600448
449#define TSEC1_PHYIDX 0
450#define TSEC2_PHYIDX 0
Paul Gortmakerc9af6522008-12-11 15:47:49 -0500451
Joe Hammana7114d02007-12-13 06:45:14 -0600452#define TSEC1_FLAGS TSEC_GIGABIT
453#define TSEC2_FLAGS TSEC_GIGABIT
Joe Hammana7114d02007-12-13 06:45:14 -0600454
455/* Options are: eTSEC[0-3] */
456#define CONFIG_ETHPRIME "eTSEC0"
Joe Hammana7114d02007-12-13 06:45:14 -0600457#endif /* CONFIG_TSEC_ENET */
458
Joe Hammana7114d02007-12-13 06:45:14 -0600459#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200460#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Joe Hammana7114d02007-12-13 06:45:14 -0600461
462/*
463 * BOOTP options
464 */
465#define CONFIG_BOOTP_BOOTFILESIZE
Joe Hammana7114d02007-12-13 06:45:14 -0600466
Joe Hammana7114d02007-12-13 06:45:14 -0600467#undef CONFIG_WATCHDOG /* watchdog disabled */
468
469/*
470 * Miscellaneous configurable options
471 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200472#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Joe Hammana7114d02007-12-13 06:45:14 -0600473
474/*
475 * For booting Linux, the board info and command line data
476 * have to be in the first 8 MB of memory, since this is
477 * the maximum mapped by the Linux kernel during initialization.
478 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200479#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Joe Hammana7114d02007-12-13 06:45:14 -0600480
Joe Hammana7114d02007-12-13 06:45:14 -0600481#if defined(CONFIG_CMD_KGDB)
482#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Joe Hammana7114d02007-12-13 06:45:14 -0600483#endif
484
485/*
486 * Environment Configuration
487 */
Joe Hammana7114d02007-12-13 06:45:14 -0600488#if defined(CONFIG_TSEC_ENET)
489#define CONFIG_HAS_ETH0
Joe Hammana7114d02007-12-13 06:45:14 -0600490#define CONFIG_HAS_ETH1
Joe Hammana7114d02007-12-13 06:45:14 -0600491#endif
492
493#define CONFIG_IPADDR 192.168.0.55
494
Mario Six790d8442018-03-28 14:38:20 +0200495#define CONFIG_HOSTNAME "sbc8548"
Joe Hershberger257ff782011-10-13 13:03:47 +0000496#define CONFIG_ROOTPATH "/opt/eldk/ppc_85xx"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000497#define CONFIG_BOOTFILE "/uImage"
Joe Hammana7114d02007-12-13 06:45:14 -0600498#define CONFIG_UBOOTPATH /u-boot.bin /* TFTP server */
499
500#define CONFIG_SERVERIP 192.168.0.2
501#define CONFIG_GATEWAYIP 192.168.0.1
502#define CONFIG_NETMASK 255.255.255.0
503
504#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
505
Joe Hammana7114d02007-12-13 06:45:14 -0600506#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200507"netdev=eth0\0" \
508"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
509"tftpflash=tftpboot $loadaddr $uboot; " \
510 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
511 "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
512 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \
513 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
514 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
515"consoledev=ttyS0\0" \
516"ramdiskaddr=2000000\0" \
517"ramdiskfile=uRamdisk\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500518"fdtaddr=1e00000\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200519"fdtfile=sbc8548.dtb\0"
Joe Hammana7114d02007-12-13 06:45:14 -0600520
521#define CONFIG_NFSBOOTCOMMAND \
522 "setenv bootargs root=/dev/nfs rw " \
523 "nfsroot=$serverip:$rootpath " \
524 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
525 "console=$consoledev,$baudrate $othbootargs;" \
526 "tftp $loadaddr $bootfile;" \
527 "tftp $fdtaddr $fdtfile;" \
528 "bootm $loadaddr - $fdtaddr"
529
Joe Hammana7114d02007-12-13 06:45:14 -0600530#define CONFIG_RAMBOOTCOMMAND \
531 "setenv bootargs root=/dev/ram rw " \
532 "console=$consoledev,$baudrate $othbootargs;" \
533 "tftp $ramdiskaddr $ramdiskfile;" \
534 "tftp $loadaddr $bootfile;" \
535 "tftp $fdtaddr $fdtfile;" \
536 "bootm $loadaddr $ramdiskaddr $fdtaddr"
537
538#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
539
540#endif /* __CONFIG_H */