blob: fb07d09f3f40f26d015d7d2b66b97cd7b347ac9c [file] [log] [blame]
Joe Hammana7114d02007-12-13 06:45:14 -06001/*
Paul Gortmakerf5c69a52009-09-20 20:36:06 -04002 * Copyright 2007,2009 Wind River Systems <www.windriver.com>
Joe Hammana7114d02007-12-13 06:45:14 -06003 * Copyright 2007 Embedded Specialties, Inc.
4 * Copyright 2004, 2007 Freescale Semiconductor.
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
26 * sbc8548 board configuration file
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040027 * Please refer to doc/README.sbc8548 for more info.
Joe Hammana7114d02007-12-13 06:45:14 -060028 */
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040032/*
33 * Top level Makefile configuration choices
34 */
Wolfgang Denkdc25d152010-10-04 19:58:00 +020035#ifdef CONFIG_PCI
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040036#define CONFIG_PCI1
37#endif
38
Wolfgang Denkdc25d152010-10-04 19:58:00 +020039#ifdef CONFIG_66
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040040#define CONFIG_SYS_CLK_DIV 1
41#endif
42
Wolfgang Denkdc25d152010-10-04 19:58:00 +020043#ifdef CONFIG_33
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040044#define CONFIG_SYS_CLK_DIV 2
45#endif
46
Wolfgang Denkdc25d152010-10-04 19:58:00 +020047#ifdef CONFIG_PCIE
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040048#define CONFIG_PCIE1
49#endif
50
51/*
52 * High Level Configuration Options
53 */
Joe Hammana7114d02007-12-13 06:45:14 -060054#define CONFIG_BOOKE 1 /* BOOKE */
55#define CONFIG_E500 1 /* BOOKE e500 family */
56#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
57#define CONFIG_MPC8548 1 /* MPC8548 specific */
58#define CONFIG_SBC8548 1 /* SBC8548 board specific */
59
Paul Gortmaker626fa262011-12-30 23:53:08 -050060/*
61 * If you want to boot from the SODIMM flash, instead of the soldered
62 * on flash, set this, and change JP12, SW2:8 accordingly.
63 */
64#undef CONFIG_SYS_ALT_BOOT
65
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020066#ifndef CONFIG_SYS_TEXT_BASE
Paul Gortmaker626fa262011-12-30 23:53:08 -050067#ifdef CONFIG_SYS_ALT_BOOT
68#define CONFIG_SYS_TEXT_BASE 0xfff00000
69#else
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020070#define CONFIG_SYS_TEXT_BASE 0xfffa0000
71#endif
Paul Gortmaker626fa262011-12-30 23:53:08 -050072#endif
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020073
Joe Hammana7114d02007-12-13 06:45:14 -060074#undef CONFIG_RIO
Paul Gortmaker3bff6422009-09-20 20:36:05 -040075
76#ifdef CONFIG_PCI
77#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
78#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
79#endif
80#ifdef CONFIG_PCIE1
81#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
82#endif
Joe Hammana7114d02007-12-13 06:45:14 -060083
84#define CONFIG_TSEC_ENET /* tsec ethernet support */
85#define CONFIG_ENV_OVERWRITE
Joe Hammana7114d02007-12-13 06:45:14 -060086
Joe Hammana7114d02007-12-13 06:45:14 -060087#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
88
Kumar Galab2343422008-01-16 09:05:27 -060089#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Joe Hammana7114d02007-12-13 06:45:14 -060090
Paul Gortmakerf5c69a52009-09-20 20:36:06 -040091/*
92 * Below assumes that CCB:SYSCLK remains unchanged at 6:1 via SW2:[1-4]
93 */
94#ifndef CONFIG_SYS_CLK_DIV
95#define CONFIG_SYS_CLK_DIV 1 /* 2, if 33MHz PCI card installed */
96#endif
97#define CONFIG_SYS_CLK_FREQ (66000000 / CONFIG_SYS_CLK_DIV)
Joe Hammana7114d02007-12-13 06:45:14 -060098
99/*
100 * These can be toggled for performance analysis, otherwise use default.
101 */
102#define CONFIG_L2_CACHE /* toggle L2 cache */
103#define CONFIG_BTB /* toggle branch predition */
Joe Hammana7114d02007-12-13 06:45:14 -0600104
105/*
106 * Only possible on E500 Version 2 or newer cores.
107 */
108#define CONFIG_ENABLE_36BIT_PHYS 1
109
110#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
111
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
113#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
114#define CONFIG_SYS_MEMTEST_END 0x00400000
Joe Hammana7114d02007-12-13 06:45:14 -0600115
Timur Tabid8f341c2011-08-04 18:03:41 -0500116#define CONFIG_SYS_CCSRBAR 0xe0000000
117#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Joe Hammana7114d02007-12-13 06:45:14 -0600118
Kumar Galaf9902002008-08-26 23:15:28 -0500119/* DDR Setup */
120#define CONFIG_FSL_DDR2
121#undef CONFIG_FSL_DDR_INTERACTIVE
122#undef CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
123#undef CONFIG_DDR_SPD
124#undef CONFIG_DDR_ECC /* only for ECC DDR module */
125
126#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
127#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
128
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
130#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Galaf9902002008-08-26 23:15:28 -0500131#define CONFIG_VERY_BIG_RAM
132
133#define CONFIG_NUM_DDR_CONTROLLERS 1
134#define CONFIG_DIMM_SLOTS_PER_CTLR 1
135#define CONFIG_CHIP_SELECTS_PER_CTRL 2
Joe Hammana7114d02007-12-13 06:45:14 -0600136
Kumar Galaf9902002008-08-26 23:15:28 -0500137/* I2C addresses of SPD EEPROMs */
138#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Joe Hammana7114d02007-12-13 06:45:14 -0600139
140/*
141 * Make sure required options are set
142 */
143#ifndef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144 #define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Joe Hammana7114d02007-12-13 06:45:14 -0600145#endif
146
147#undef CONFIG_CLOCKS_IN_MHZ
148
149/*
150 * FLASH on the Local Bus
151 * Two banks, one 8MB the other 64MB, using the CFI driver.
Paul Gortmaker626fa262011-12-30 23:53:08 -0500152 * JP12+SW2.8 are used to swap CS0 and CS6, defaults are to have
153 * CS0 the 8MB boot flash, and CS6 the 64MB flash.
Joe Hammana7114d02007-12-13 06:45:14 -0600154 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500155 * Default:
156 * ec00_0000 efff_ffff 64MB SODIMM
157 * ff80_0000 ffff_ffff 8MB soldered flash
158 *
159 * Alternate:
160 * ef80_0000 efff_ffff 8MB soldered flash
161 * fc00_0000 ffff_ffff 64MB SODIMM
162 *
163 * BR0_8M:
Joe Hammana7114d02007-12-13 06:45:14 -0600164 * Base address 0 = 0xff80_0000 = BR0[0:16] = 1111 1111 1000 0000 0
165 * Port Size = 8 bits = BRx[19:20] = 01
166 * Use GPCM = BRx[24:26] = 000
167 * Valid = BRx[31] = 1
168 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500169 * BR0_64M:
170 * Base address 0 = 0xfc00_0000 = BR0[0:16] = 1111 1100 0000 0000 0
Joe Hammana7114d02007-12-13 06:45:14 -0600171 * Port Size = 32 bits = BRx[19:20] = 11
Paul Gortmaker626fa262011-12-30 23:53:08 -0500172 *
173 * 0 4 8 12 16 20 24 28
174 * 1111 1111 1000 0000 0000 1000 0000 0001 = ff800801 BR0_8M
175 * 1111 1100 0000 0000 0001 1000 0000 0001 = fc001801 BR0_64M
176 */
177#define CONFIG_SYS_BR0_8M 0xff800801
178#define CONFIG_SYS_BR0_64M 0xfc001801
179
180/*
181 * BR6_8M:
182 * Base address 6 = 0xef80_0000 = BR6[0:16] = 1110 1111 1000 0000 0
183 * Port Size = 8 bits = BRx[19:20] = 01
Joe Hammana7114d02007-12-13 06:45:14 -0600184 * Use GPCM = BRx[24:26] = 000
185 * Valid = BRx[31] = 1
Paul Gortmaker626fa262011-12-30 23:53:08 -0500186
187 * BR6_64M:
188 * Base address 6 = 0xec00_0000 = BR6[0:16] = 1110 1100 0000 0000 0
189 * Port Size = 32 bits = BRx[19:20] = 11
Joe Hammana7114d02007-12-13 06:45:14 -0600190 *
191 * 0 4 8 12 16 20 24 28
Paul Gortmaker626fa262011-12-30 23:53:08 -0500192 * 1110 1111 1000 0000 0000 1000 0000 0001 = ef800801 BR6_8M
193 * 1110 1100 0000 0000 0001 1000 0000 0001 = ec001801 BR6_64M
194 */
195#define CONFIG_SYS_BR6_8M 0xef800801
196#define CONFIG_SYS_BR6_64M 0xec001801
197
198/*
199 * OR0_8M:
Joe Hammana7114d02007-12-13 06:45:14 -0600200 * Addr Mask = 8M = OR1[0:16] = 1111 1111 1000 0000 0
201 * XAM = OR0[17:18] = 11
202 * CSNT = OR0[20] = 1
203 * ACS = half cycle delay = OR0[21:22] = 11
204 * SCY = 6 = OR0[24:27] = 0110
205 * TRLX = use relaxed timing = OR0[29] = 1
206 * EAD = use external address latch delay = OR0[31] = 1
207 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500208 * OR0_64M:
209 * Addr Mask = 64M = OR1[0:16] = 1111 1100 0000 0000 0
Joe Hammana7114d02007-12-13 06:45:14 -0600210 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500211 *
212 * 0 4 8 12 16 20 24 28
213 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR0_8M
214 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR0_64M
215 */
216#define CONFIG_SYS_OR0_8M 0xff806e65
217#define CONFIG_SYS_OR0_64M 0xfc006e65
218
219/*
220 * OR6_8M:
221 * Addr Mask = 8M = OR6[0:16] = 1111 1111 1000 0000 0
Joe Hammana7114d02007-12-13 06:45:14 -0600222 * XAM = OR6[17:18] = 11
223 * CSNT = OR6[20] = 1
224 * ACS = half cycle delay = OR6[21:22] = 11
225 * SCY = 6 = OR6[24:27] = 0110
226 * TRLX = use relaxed timing = OR6[29] = 1
227 * EAD = use external address latch delay = OR6[31] = 1
228 *
Paul Gortmaker626fa262011-12-30 23:53:08 -0500229 * OR6_64M:
230 * Addr Mask = 64M = OR6[0:16] = 1111 1100 0000 0000 0
231 *
Joe Hammana7114d02007-12-13 06:45:14 -0600232 * 0 4 8 12 16 20 24 28
Paul Gortmaker626fa262011-12-30 23:53:08 -0500233 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 OR6_8M
234 * 1111 1100 0000 0000 0110 1110 0110 0101 = fc006e65 OR6_64M
Joe Hammana7114d02007-12-13 06:45:14 -0600235 */
Paul Gortmaker626fa262011-12-30 23:53:08 -0500236#define CONFIG_SYS_OR6_8M 0xff806e65
237#define CONFIG_SYS_OR6_64M 0xfc006e65
Joe Hammana7114d02007-12-13 06:45:14 -0600238
Paul Gortmaker626fa262011-12-30 23:53:08 -0500239#ifndef CONFIG_SYS_ALT_BOOT /* JP12 in default position */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240#define CONFIG_SYS_BOOT_BLOCK 0xff800000 /* start of 8MB Flash */
Paul Gortmakera6d378a2011-12-30 23:53:07 -0500241#define CONFIG_SYS_ALT_FLASH 0xec000000 /* 64MB "user" flash */
Paul Gortmaker626fa262011-12-30 23:53:08 -0500242
243#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_8M
244#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_8M
Joe Hammana7114d02007-12-13 06:45:14 -0600245
Paul Gortmaker626fa262011-12-30 23:53:08 -0500246#define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_64M
247#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_64M
248#else /* JP12 in alternate position */
249#define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* start 64MB Flash */
250#define CONFIG_SYS_ALT_FLASH 0xef800000 /* 8MB soldered flash */
Joe Hammana7114d02007-12-13 06:45:14 -0600251
Paul Gortmaker626fa262011-12-30 23:53:08 -0500252#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_BR0_64M
253#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_OR0_64M
Joe Hammana7114d02007-12-13 06:45:14 -0600254
Paul Gortmaker626fa262011-12-30 23:53:08 -0500255#define CONFIG_SYS_BR6_PRELIM CONFIG_SYS_BR6_8M
256#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_OR6_8M
257#endif
258
259#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_BOOT_BLOCK
Paul Gortmaker62ad0342009-09-18 19:08:41 -0400260#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \
261 CONFIG_SYS_ALT_FLASH}
262#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
263#define CONFIG_SYS_MAX_FLASH_SECT 256 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#undef CONFIG_SYS_FLASH_CHECKSUM
265#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
266#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Joe Hammana7114d02007-12-13 06:45:14 -0600267
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200268#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Joe Hammana7114d02007-12-13 06:45:14 -0600269
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200270#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200271#define CONFIG_SYS_FLASH_CFI
272#define CONFIG_SYS_FLASH_EMPTY_INFO
Joe Hammana7114d02007-12-13 06:45:14 -0600273
274/* CS5 = Local bus peripherals controlled by the EPLD */
275
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_BR5_PRELIM 0xf8000801
277#define CONFIG_SYS_OR5_PRELIM 0xff006e65
278#define CONFIG_SYS_EPLD_BASE 0xf8000000
279#define CONFIG_SYS_LED_DISP_BASE 0xf8000000
280#define CONFIG_SYS_USER_SWITCHES_BASE 0xf8100000
281#define CONFIG_SYS_BD_REV 0xf8300000
282#define CONFIG_SYS_EEPROM_BASE 0xf8b00000
Joe Hammana7114d02007-12-13 06:45:14 -0600283
284/*
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400285 * SDRAM on the Local Bus (CS3 and CS4)
Joe Hammana7114d02007-12-13 06:45:14 -0600286 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400288#define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */
Joe Hammana7114d02007-12-13 06:45:14 -0600289
290/*
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400291 * Base Register 3 and Option Register 3 configure the 1st 1/2 SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Joe Hammana7114d02007-12-13 06:45:14 -0600293 *
294 * For BR3, need:
295 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
296 * port-size = 32-bits = BR2[19:20] = 11
297 * no parity checking = BR2[21:22] = 00
298 * SDRAM for MSEL = BR2[24:26] = 011
299 * Valid = BR[31] = 1
300 *
301 * 0 4 8 12 16 20 24 28
302 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
303 *
304 */
305
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_BR3_PRELIM 0xf0001861
Joe Hammana7114d02007-12-13 06:45:14 -0600307
308/*
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400309 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Joe Hammana7114d02007-12-13 06:45:14 -0600310 *
311 * For OR3, need:
312 * 64MB mask for AM, OR3[0:7] = 1111 1100
313 * XAM, OR3[17:18] = 11
314 * 10 columns OR3[19-21] = 011
315 * 12 rows OR3[23-25] = 011
316 * EAD set for extra time OR[31] = 0
317 *
318 * 0 4 8 12 16 20 24 28
319 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
320 */
321
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200322#define CONFIG_SYS_OR3_PRELIM 0xfc006cc0
Joe Hammana7114d02007-12-13 06:45:14 -0600323
Paul Gortmaker7fa38322009-09-20 20:36:04 -0400324/*
325 * Base Register 4 and Option Register 4 configure the 2nd 1/2 SDRAM.
326 * The base address, (SDRAM_BASE + 1/2*SIZE), is 0xf4000000.
327 *
328 * For BR4, need:
329 * Base address of 0xf4000000 = BR[0:16] = 1111 0100 0000 0000 0
330 * port-size = 32-bits = BR2[19:20] = 11
331 * no parity checking = BR2[21:22] = 00
332 * SDRAM for MSEL = BR2[24:26] = 011
333 * Valid = BR[31] = 1
334 *
335 * 0 4 8 12 16 20 24 28
336 * 1111 0000 0000 0000 0001 1000 0110 0001 = f4001861
337 *
338 */
339
340#define CONFIG_SYS_BR4_PRELIM 0xf4001861
341
342/*
343 * The SDRAM size in MB, of 1/2 CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
344 *
345 * For OR4, need:
346 * 64MB mask for AM, OR3[0:7] = 1111 1100
347 * XAM, OR3[17:18] = 11
348 * 10 columns OR3[19-21] = 011
349 * 12 rows OR3[23-25] = 011
350 * EAD set for extra time OR[31] = 0
351 *
352 * 0 4 8 12 16 20 24 28
353 * 1111 1100 0000 0000 0110 1100 1100 0000 = fc006cc0
354 */
355
356#define CONFIG_SYS_OR4_PRELIM 0xfc006cc0
357
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200358#define CONFIG_SYS_LBC_LCRR 0x00000002 /* LB clock ratio reg */
359#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
360#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
361#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Joe Hammana7114d02007-12-13 06:45:14 -0600362
363/*
Joe Hammana7114d02007-12-13 06:45:14 -0600364 * Common settings for all Local Bus SDRAM commands.
365 * At run time, either BSMA1516 (for CPU 1.1)
366 * or BSMA1617 (for CPU 1.0) (old)
367 * is OR'ed in too.
368 */
Kumar Gala727c6a62009-03-26 01:34:38 -0500369#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
370 | LSDMR_PRETOACT7 \
371 | LSDMR_ACTTORW7 \
372 | LSDMR_BL8 \
373 | LSDMR_WRC4 \
374 | LSDMR_CL3 \
375 | LSDMR_RFEN \
Joe Hammana7114d02007-12-13 06:45:14 -0600376 )
377
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200378#define CONFIG_SYS_INIT_RAM_LOCK 1
379#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200380#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Joe Hammana7114d02007-12-13 06:45:14 -0600381
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200382#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
Joe Hammana7114d02007-12-13 06:45:14 -0600383
Wolfgang Denk0191e472010-10-26 14:34:52 +0200384#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200385#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Joe Hammana7114d02007-12-13 06:45:14 -0600386
Paul Gortmaker46b47652009-09-25 11:14:11 -0400387/*
388 * For soldered on flash, (128kB/sector) we use 2 sectors for u-boot and
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200389 * one for env+bootpg (CONFIG_SYS_TEXT_BASE=0xfffa_0000, 384kB total). For SODIMM
Paul Gortmaker46b47652009-09-25 11:14:11 -0400390 * flash (512kB/sector) we use 1 sector for u-boot, and one for env+bootpg
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200391 * (CONFIG_SYS_TEXT_BASE=0xfff0_0000, 1MB total). This dynamically sets the right
Paul Gortmaker46b47652009-09-25 11:14:11 -0400392 * thing for MONITOR_LEN in both cases.
393 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200394#define CONFIG_SYS_MONITOR_LEN (~CONFIG_SYS_TEXT_BASE + 1)
Paul Gortmaker626fa262011-12-30 23:53:08 -0500395#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Joe Hammana7114d02007-12-13 06:45:14 -0600396
397/* Serial Port */
398#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200399#define CONFIG_SYS_NS16550
400#define CONFIG_SYS_NS16550_SERIAL
401#define CONFIG_SYS_NS16550_REG_SIZE 1
Paul Gortmakerf5c69a52009-09-20 20:36:06 -0400402#define CONFIG_SYS_NS16550_CLK (400000000 / CONFIG_SYS_CLK_DIV)
Joe Hammana7114d02007-12-13 06:45:14 -0600403
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200404#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hammana7114d02007-12-13 06:45:14 -0600405 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
406
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200407#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
408#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Joe Hammana7114d02007-12-13 06:45:14 -0600409
410/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200411#define CONFIG_SYS_HUSH_PARSER
412#ifdef CONFIG_SYS_HUSH_PARSER
413#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Joe Hammana7114d02007-12-13 06:45:14 -0600414#endif
415
416/* pass open firmware flat tree */
417#define CONFIG_OF_LIBFDT 1
418#define CONFIG_OF_BOARD_SETUP 1
419#define CONFIG_OF_STDOUT_VIA_ALIAS 1
420
421/*
422 * I2C
423 */
424#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
425#define CONFIG_HARD_I2C /* I2C with hardware support*/
426#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200427#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
428#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
429#define CONFIG_SYS_I2C_SLAVE 0x7F
430#define CONFIG_SYS_I2C_OFFSET 0x3000
Joe Hammana7114d02007-12-13 06:45:14 -0600431
432/*
433 * General PCI
434 * Memory space is mapped 1-1, but I/O space must start from 0.
435 */
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400436#define CONFIG_SYS_PCI_VIRT 0x80000000 /* 1G PCI TLB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200437#define CONFIG_SYS_PCI_PHYS 0x80000000 /* 1G PCI TLB */
Joe Hammana7114d02007-12-13 06:45:14 -0600438
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400439#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
440#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
441#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200442#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400443#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
444#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
445#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
446#define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
Joe Hammana7114d02007-12-13 06:45:14 -0600447
448#ifdef CONFIG_PCIE1
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400449#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
450#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
451#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200452#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400453#define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
454#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
455#define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
456#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
Joe Hammana7114d02007-12-13 06:45:14 -0600457#endif
458
459#ifdef CONFIG_RIO
460/*
461 * RapidIO MMU
462 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200463#define CONFIG_SYS_RIO_MEM_BASE 0xC0000000
464#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 512M */
Joe Hammana7114d02007-12-13 06:45:14 -0600465#endif
466
Joe Hammana7114d02007-12-13 06:45:14 -0600467#if defined(CONFIG_PCI)
468
Joe Hammana7114d02007-12-13 06:45:14 -0600469#define CONFIG_PCI_PNP /* do pci plug-and-play */
470
471#undef CONFIG_EEPRO100
472#undef CONFIG_TULIP
473
Paul Gortmaker3bff6422009-09-20 20:36:05 -0400474#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Joe Hammana7114d02007-12-13 06:45:14 -0600475
Joe Hammana7114d02007-12-13 06:45:14 -0600476#endif /* CONFIG_PCI */
477
478
479#if defined(CONFIG_TSEC_ENET)
480
Joe Hammana7114d02007-12-13 06:45:14 -0600481#define CONFIG_MII 1 /* MII PHY management */
482#define CONFIG_TSEC1 1
483#define CONFIG_TSEC1_NAME "eTSEC0"
484#define CONFIG_TSEC2 1
485#define CONFIG_TSEC2_NAME "eTSEC1"
Joe Hammana7114d02007-12-13 06:45:14 -0600486#undef CONFIG_MPC85XX_FEC
487
Paul Gortmaker2a03a052008-12-11 15:47:50 -0500488#define TSEC1_PHY_ADDR 0x19
489#define TSEC2_PHY_ADDR 0x1a
Joe Hammana7114d02007-12-13 06:45:14 -0600490
491#define TSEC1_PHYIDX 0
492#define TSEC2_PHYIDX 0
Paul Gortmakerc9af6522008-12-11 15:47:49 -0500493
Joe Hammana7114d02007-12-13 06:45:14 -0600494#define TSEC1_FLAGS TSEC_GIGABIT
495#define TSEC2_FLAGS TSEC_GIGABIT
Joe Hammana7114d02007-12-13 06:45:14 -0600496
497/* Options are: eTSEC[0-3] */
498#define CONFIG_ETHPRIME "eTSEC0"
499#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
500#endif /* CONFIG_TSEC_ENET */
501
502/*
503 * Environment
504 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200505#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200506#define CONFIG_ENV_SIZE 0x2000
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200507#if CONFIG_SYS_TEXT_BASE == 0xfff00000 /* Boot from 64MB SODIMM */
Paul Gortmaker46b47652009-09-25 11:14:11 -0400508#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x80000)
509#define CONFIG_ENV_SECT_SIZE 0x80000 /* 512K(one sector) for env */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200510#elif CONFIG_SYS_TEXT_BASE == 0xfffa0000 /* Boot from 8MB soldered flash */
Paul Gortmaker46b47652009-09-25 11:14:11 -0400511#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
512#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
513#else
514#warning undefined environment size/location.
515#endif
Joe Hammana7114d02007-12-13 06:45:14 -0600516
517#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200518#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Joe Hammana7114d02007-12-13 06:45:14 -0600519
520/*
521 * BOOTP options
522 */
523#define CONFIG_BOOTP_BOOTFILESIZE
524#define CONFIG_BOOTP_BOOTPATH
525#define CONFIG_BOOTP_GATEWAY
526#define CONFIG_BOOTP_HOSTNAME
527
528
529/*
530 * Command line configuration.
531 */
532#include <config_cmd_default.h>
533
534#define CONFIG_CMD_PING
535#define CONFIG_CMD_I2C
536#define CONFIG_CMD_MII
537#define CONFIG_CMD_ELF
Becky Bruceee888da2010-06-17 11:37:25 -0500538#define CONFIG_CMD_REGINFO
Joe Hammana7114d02007-12-13 06:45:14 -0600539
540#if defined(CONFIG_PCI)
541 #define CONFIG_CMD_PCI
542#endif
543
544
545#undef CONFIG_WATCHDOG /* watchdog disabled */
546
547/*
548 * Miscellaneous configurable options
549 */
Paul Gortmaker76a27372008-12-11 15:47:51 -0500550#define CONFIG_CMDLINE_EDITING /* undef to save memory */
Kim Phillipsf7758c12010-07-14 19:47:18 -0500551#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200552#define CONFIG_SYS_LONGHELP /* undef to save memory */
553#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
554#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Joe Hammana7114d02007-12-13 06:45:14 -0600555#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200556#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Joe Hammana7114d02007-12-13 06:45:14 -0600557#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200558#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Joe Hammana7114d02007-12-13 06:45:14 -0600559#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200560#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
561#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
562#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
563#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Joe Hammana7114d02007-12-13 06:45:14 -0600564
565/*
566 * For booting Linux, the board info and command line data
567 * have to be in the first 8 MB of memory, since this is
568 * the maximum mapped by the Linux kernel during initialization.
569 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200570#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Joe Hammana7114d02007-12-13 06:45:14 -0600571
Joe Hammana7114d02007-12-13 06:45:14 -0600572#if defined(CONFIG_CMD_KGDB)
573#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
574#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
575#endif
576
577/*
578 * Environment Configuration
579 */
580
581/* The mac addresses for all ethernet interface */
582#if defined(CONFIG_TSEC_ENET)
583#define CONFIG_HAS_ETH0
584#define CONFIG_ETHADDR 02:E0:0C:00:00:FD
585#define CONFIG_HAS_ETH1
586#define CONFIG_ETH1ADDR 02:E0:0C:00:01:FD
Joe Hammana7114d02007-12-13 06:45:14 -0600587#endif
588
589#define CONFIG_IPADDR 192.168.0.55
590
591#define CONFIG_HOSTNAME sbc8548
Joe Hershberger257ff782011-10-13 13:03:47 +0000592#define CONFIG_ROOTPATH "/opt/eldk/ppc_85xx"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000593#define CONFIG_BOOTFILE "/uImage"
Joe Hammana7114d02007-12-13 06:45:14 -0600594#define CONFIG_UBOOTPATH /u-boot.bin /* TFTP server */
595
596#define CONFIG_SERVERIP 192.168.0.2
597#define CONFIG_GATEWAYIP 192.168.0.1
598#define CONFIG_NETMASK 255.255.255.0
599
600#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
601
602#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
603#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
604
605#define CONFIG_BAUDRATE 115200
606
607#define CONFIG_EXTRA_ENV_SETTINGS \
608 "netdev=eth0\0" \
609 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
610 "tftpflash=tftpboot $loadaddr $uboot; " \
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200611 "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
612 "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
613 "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
614 "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
615 "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
Joe Hammana7114d02007-12-13 06:45:14 -0600616 "consoledev=ttyS0\0" \
617 "ramdiskaddr=2000000\0" \
618 "ramdiskfile=uRamdisk\0" \
619 "fdtaddr=c00000\0" \
620 "fdtfile=sbc8548.dtb\0"
621
622#define CONFIG_NFSBOOTCOMMAND \
623 "setenv bootargs root=/dev/nfs rw " \
624 "nfsroot=$serverip:$rootpath " \
625 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
626 "console=$consoledev,$baudrate $othbootargs;" \
627 "tftp $loadaddr $bootfile;" \
628 "tftp $fdtaddr $fdtfile;" \
629 "bootm $loadaddr - $fdtaddr"
630
631
632#define CONFIG_RAMBOOTCOMMAND \
633 "setenv bootargs root=/dev/ram rw " \
634 "console=$consoledev,$baudrate $othbootargs;" \
635 "tftp $ramdiskaddr $ramdiskfile;" \
636 "tftp $loadaddr $bootfile;" \
637 "tftp $fdtaddr $fdtfile;" \
638 "bootm $loadaddr $ramdiskaddr $fdtaddr"
639
640#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
641
642#endif /* __CONFIG_H */