blob: 7b48c662be6a8e2b328843aab8882f8d60f52c40 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +00002/*
3 * Configuation settings for the Freescale MCF54451 EVB board.
4 *
5 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +00007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M54451EVB_H
14#define _M54451EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000020#define CONFIG_M54451EVB /* M54451EVB board */
21
22#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000024
Angelo Dureghello89ae64c2017-05-14 21:42:27 +020025#define LDS_BOARD_TEXT board/freescale/m54451evb/sbf_dram_init.o (.text*)
26
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000027#undef CONFIG_WATCHDOG
28
29#define CONFIG_TIMESTAMP /* Print image info with timestamp */
30
31/*
32 * BOOTP options
33 */
34#define CONFIG_BOOTP_BOOTFILESIZE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000035
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000036/* Network configuration */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000037#ifdef CONFIG_MCFFEC
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000038# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020039# define CONFIG_SYS_DISCOVER_PHY
40# define CONFIG_SYS_RX_ETH_BUFFER 8
41# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000042# define CONFIG_ETHPRIME "FEC0"
43# define CONFIG_IPADDR 192.162.1.2
44# define CONFIG_NETMASK 255.255.255.0
45# define CONFIG_SERVERIP 192.162.1.1
46# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000047
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
49# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000050# define FECDUPLEX FULL
51# define FECSPEED _100BASET
52# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
54# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000055# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000057#endif
58
Mario Six790d8442018-03-28 14:38:20 +020059#define CONFIG_HOSTNAME "M54451EVB"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000061/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020062#define CONFIG_SYS_LOAD_ADDR2 0x40010007
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000063#define CONFIG_EXTRA_ENV_SETTINGS \
64 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020065 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000066 "loadaddr=0x40010000\0" \
67 "sbfhdr=sbfhdr.bin\0" \
68 "uboot=u-boot.bin\0" \
69 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020070 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000071 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080072 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000073 "sf erase 0 30000;" \
74 "sf write ${loadaddr} 0 30000;" \
75 "save\0" \
76 ""
77#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020078#define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000079#define CONFIG_EXTRA_ENV_SETTINGS \
80 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020081 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000082 "loadaddr=40010000\0" \
83 "u-boot=u-boot.bin\0" \
84 "load=tftp ${loadaddr) ${u-boot}\0" \
85 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020086 "prog=prot off 0 " __stringify(CONFIG_SYS_UBOOT_END) \
87 "; era 0 " __stringify(CONFIG_SYS_UBOOT_END) " ;" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000088 "cp.b ${loadaddr} 0 ${filesize};" \
89 "save\0" \
90 ""
91#endif
92
93/* Realtime clock */
94#define CONFIG_MCFRTC
95#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000097
98/* Timer */
99#define CONFIG_MCFTMR
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000100
101/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +0200102#define CONFIG_SYS_I2C
103#define CONFIG_SYS_I2C_FSL
104#define CONFIG_SYS_FSL_I2C_SPEED 80000
105#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
106#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liewb78c9882009-06-11 15:39:57 +0000107#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000108
109/* DSPI and Serial Flash */
110#define CONFIG_CF_DSPI
111#define CONFIG_SERIAL_FLASH
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_SBFHDR_SIZE 0x7
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000113
114/* Input, PCI, Flexbus, and VCO */
115#define CONFIG_EXTRA_CLOCK
116
TsiChung Liewb78c9882009-06-11 15:39:57 +0000117#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000118
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000120
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000122
TsiChung Liewb78c9882009-06-11 15:39:57 +0000123#define CONFIG_SYS_MBAR 0xFC000000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000124
125/*
126 * Low Level Configuration Settings
127 * (address mappings, register initial values, etc.)
128 * You should know what you are doing if you make changes here.
129 */
130
131/*-----------------------------------------------------------------------
132 * Definitions for initial stack pointer and data area (in DPRAM)
133 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200135#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200137#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200139#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000140
141/*-----------------------------------------------------------------------
142 * Start addresses for the final memory configuration
143 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000145 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_SDRAM_BASE 0x40000000
147#define CONFIG_SYS_SDRAM_SIZE 128 /* SDRAM size in MB */
148#define CONFIG_SYS_SDRAM_CFG1 0x33633F30
149#define CONFIG_SYS_SDRAM_CFG2 0x57670000
150#define CONFIG_SYS_SDRAM_CTRL 0xE20D2C00
151#define CONFIG_SYS_SDRAM_EMOD 0x80810000
152#define CONFIG_SYS_SDRAM_MODE 0x008D0000
153#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x44
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000154
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
156#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000157
158#ifdef CONFIG_CF_SBF
Jason Jinded4eb42011-08-19 10:10:40 +0800159# define CONFIG_SERIAL_BOOT
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200160# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000161#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000163#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
165#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000166
Jason Jinded4eb42011-08-19 10:10:40 +0800167/* Reserve 256 kB for malloc() */
168#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000169/*
170 * For booting Linux, the board info and command line data
171 * have to be in the first 8 MB of memory, since this is
172 * the maximum mapped by the Linux kernel during initialization ??
173 */
174/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000176
177/* Configuration for environment
Jason Jinded4eb42011-08-19 10:10:40 +0800178 * Environment is not embedded in u-boot. First time runing may have env
179 * crc error warning if there is no correct environment on the flash.
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000180 */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000181#undef CONFIG_ENV_OVERWRITE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000182
TsiChung Liewa424ba22009-06-30 14:18:29 +0000183/* FLASH organization */
184#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000185
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000187
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
189# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
190# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
191# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192# define CONFIG_SYS_FLASH_CHECKSUM
193# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000194
195#endif
196
197/*
198 * This is setting for JFFS2 support in u-boot.
199 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
200 */
TsiChung Liewb78c9882009-06-11 15:39:57 +0000201#ifdef CONFIG_CMD_JFFS2
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000202# define CONFIG_JFFS2_DEV "nor0"
203# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000205#endif
206
TsiChung Liewb78c9882009-06-11 15:39:57 +0000207/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000209
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600210#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200211 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600212#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200213 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600214#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
215#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
216#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
217 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
218 CF_ACR_EN | CF_ACR_SM_ALL)
219#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
220 CF_CACR_ICINVA | CF_CACR_EUSP)
221#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
222 CF_CACR_DEC | CF_CACR_DDCM_P | \
223 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
224
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000225/*-----------------------------------------------------------------------
226 * Memory bank definitions
227 */
228/*
TsiChung Liewb78c9882009-06-11 15:39:57 +0000229 * CS0 - NOR Flash 16MB
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000230 * CS1 - Available
231 * CS2 - Available
232 * CS3 - Available
233 * CS4 - Available
234 * CS5 - Available
235 */
236
TsiChung Liewb78c9882009-06-11 15:39:57 +0000237 /* Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#define CONFIG_SYS_CS0_BASE 0x00000000
TsiChung Liewb78c9882009-06-11 15:39:57 +0000239#define CONFIG_SYS_CS0_MASK 0x00FF0001
240#define CONFIG_SYS_CS0_CTRL 0x00004D80
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000241
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200242#define CONFIG_SYS_SPANSION_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000243
244#endif /* _M54451EVB_H */