blob: bec0ca0ce18c2efae16637d5c1443d7d0acd3f66 [file] [log] [blame]
TsiChung Liew3cdc00a2008-08-11 13:41:49 +00001/*
2 * Configuation settings for the Freescale MCF54451 EVB board.
3 *
4 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChung Liew3cdc00a2008-08-11 13:41:49 +00008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M54451EVB_H
15#define _M54451EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000021#define CONFIG_M54451EVB /* M54451EVB board */
22
23#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024#define CONFIG_SYS_UART_PORT (0)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000025
Angelo Dureghello89ae64c2017-05-14 21:42:27 +020026#define LDS_BOARD_TEXT board/freescale/m54451evb/sbf_dram_init.o (.text*)
27
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000028#undef CONFIG_WATCHDOG
29
30#define CONFIG_TIMESTAMP /* Print image info with timestamp */
31
32/*
33 * BOOTP options
34 */
35#define CONFIG_BOOTP_BOOTFILESIZE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000036
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000037/* Network configuration */
38#define CONFIG_MCFFEC
39#ifdef CONFIG_MCFFEC
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000040# define CONFIG_MII 1
41# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020042# define CONFIG_SYS_DISCOVER_PHY
43# define CONFIG_SYS_RX_ETH_BUFFER 8
44# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000045
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046# define CONFIG_SYS_FEC0_PINMUX 0
47# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000048# define MCFFEC_TOUT_LOOP 50000
49
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000050# define CONFIG_ETHPRIME "FEC0"
51# define CONFIG_IPADDR 192.162.1.2
52# define CONFIG_NETMASK 255.255.255.0
53# define CONFIG_SERVERIP 192.162.1.1
54# define CONFIG_GATEWAYIP 192.162.1.1
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000055
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
57# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000058# define FECDUPLEX FULL
59# define FECSPEED _100BASET
60# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020061# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
62# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000063# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000065#endif
66
Mario Six790d8442018-03-28 14:38:20 +020067#define CONFIG_HOSTNAME "M54451EVB"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020068#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000069/* ST Micro serial flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_LOAD_ADDR2 0x40010007
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000071#define CONFIG_EXTRA_ENV_SETTINGS \
72 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020073 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000074 "loadaddr=0x40010000\0" \
75 "sbfhdr=sbfhdr.bin\0" \
76 "uboot=u-boot.bin\0" \
77 "load=tftp ${loadaddr} ${sbfhdr};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020078 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000079 "upd=run load; run prog\0" \
Jason Jinded4eb42011-08-19 10:10:40 +080080 "prog=sf probe 0:1 1000000 3;" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000081 "sf erase 0 30000;" \
82 "sf write ${loadaddr} 0 30000;" \
83 "save\0" \
84 ""
85#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_UBOOT_END 0x3FFFF
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000087#define CONFIG_EXTRA_ENV_SETTINGS \
88 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020089 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000090 "loadaddr=40010000\0" \
91 "u-boot=u-boot.bin\0" \
92 "load=tftp ${loadaddr) ${u-boot}\0" \
93 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020094 "prog=prot off 0 " __stringify(CONFIG_SYS_UBOOT_END) \
95 "; era 0 " __stringify(CONFIG_SYS_UBOOT_END) " ;" \
TsiChung Liew3cdc00a2008-08-11 13:41:49 +000096 "cp.b ${loadaddr} 0 ${filesize};" \
97 "save\0" \
98 ""
99#endif
100
101/* Realtime clock */
102#define CONFIG_MCFRTC
103#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000105
106/* Timer */
107#define CONFIG_MCFTMR
108#undef CONFIG_MCFPIT
109
110/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +0200111#define CONFIG_SYS_I2C
112#define CONFIG_SYS_I2C_FSL
113#define CONFIG_SYS_FSL_I2C_SPEED 80000
114#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
115#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liewb78c9882009-06-11 15:39:57 +0000116#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000117
118/* DSPI and Serial Flash */
119#define CONFIG_CF_DSPI
120#define CONFIG_SERIAL_FLASH
121#define CONFIG_HARD_SPI
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_SBFHDR_SIZE 0x7
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000123#ifdef CONFIG_CMD_SPI
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000124
TsiChung Liewa424ba22009-06-30 14:18:29 +0000125# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
126 DSPI_CTAR_PCSSCK_1CLK | \
127 DSPI_CTAR_PASC(0) | \
128 DSPI_CTAR_PDT(0) | \
129 DSPI_CTAR_CSSCK(0) | \
130 DSPI_CTAR_ASC(0) | \
131 DSPI_CTAR_DT(1))
132# define CONFIG_SYS_DSPI_CTAR1 (CONFIG_SYS_DSPI_CTAR0)
133# define CONFIG_SYS_DSPI_CTAR2 (CONFIG_SYS_DSPI_CTAR0)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000134#endif
135
136/* Input, PCI, Flexbus, and VCO */
137#define CONFIG_EXTRA_CLOCK
138
TsiChung Liewb78c9882009-06-11 15:39:57 +0000139#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000140
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200141#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000142
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000144
TsiChung Liewb78c9882009-06-11 15:39:57 +0000145#define CONFIG_SYS_MBAR 0xFC000000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000146
147/*
148 * Low Level Configuration Settings
149 * (address mappings, register initial values, etc.)
150 * You should know what you are doing if you make changes here.
151 */
152
153/*-----------------------------------------------------------------------
154 * Definitions for initial stack pointer and data area (in DPRAM)
155 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200157#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200158#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200159#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200161#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000162
163/*-----------------------------------------------------------------------
164 * Start addresses for the final memory configuration
165 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000167 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_SDRAM_BASE 0x40000000
169#define CONFIG_SYS_SDRAM_SIZE 128 /* SDRAM size in MB */
170#define CONFIG_SYS_SDRAM_CFG1 0x33633F30
171#define CONFIG_SYS_SDRAM_CFG2 0x57670000
172#define CONFIG_SYS_SDRAM_CTRL 0xE20D2C00
173#define CONFIG_SYS_SDRAM_EMOD 0x80810000
174#define CONFIG_SYS_SDRAM_MODE 0x008D0000
175#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x44
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000176
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
178#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000179
180#ifdef CONFIG_CF_SBF
Jason Jinded4eb42011-08-19 10:10:40 +0800181# define CONFIG_SERIAL_BOOT
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200182# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000183#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000185#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
187#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000188
Jason Jinded4eb42011-08-19 10:10:40 +0800189/* Reserve 256 kB for malloc() */
190#define CONFIG_SYS_MALLOC_LEN (256 << 10)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000191/*
192 * For booting Linux, the board info and command line data
193 * have to be in the first 8 MB of memory, since this is
194 * the maximum mapped by the Linux kernel during initialization ??
195 */
196/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000198
199/* Configuration for environment
Jason Jinded4eb42011-08-19 10:10:40 +0800200 * Environment is not embedded in u-boot. First time runing may have env
201 * crc error warning if there is no correct environment on the flash.
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000202 */
TsiChung Liewb78c9882009-06-11 15:39:57 +0000203#if defined(CONFIG_SYS_STMICRO_BOOT)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200204# define CONFIG_ENV_SPI_CS 1
205# define CONFIG_ENV_OFFSET 0x20000
206# define CONFIG_ENV_SIZE 0x2000
207# define CONFIG_ENV_SECT_SIZE 0x10000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000208#else
Jason Jinded4eb42011-08-19 10:10:40 +0800209# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liewb78c9882009-06-11 15:39:57 +0000210# define CONFIG_ENV_SIZE 0x2000
Jason Jinded4eb42011-08-19 10:10:40 +0800211# define CONFIG_ENV_SECT_SIZE 0x20000
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000212#endif
213#undef CONFIG_ENV_OVERWRITE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000214
TsiChung Liewa424ba22009-06-30 14:18:29 +0000215/* FLASH organization */
216#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000217
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_FLASH_CFI
219#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000220
221# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewb78c9882009-06-11 15:39:57 +0000222# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
224# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
225# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
226# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
227# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
228# define CONFIG_SYS_FLASH_CHECKSUM
229# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000230
231#endif
232
233/*
234 * This is setting for JFFS2 support in u-boot.
235 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
236 */
TsiChung Liewb78c9882009-06-11 15:39:57 +0000237#ifdef CONFIG_CMD_JFFS2
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000238# define CONFIG_JFFS2_DEV "nor0"
239# define CONFIG_JFFS2_PART_SIZE 0x01000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000241#endif
242
TsiChung Liewb78c9882009-06-11 15:39:57 +0000243/* Cache Configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000245
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600246#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200247 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600248#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200249 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600250#define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
251#define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
252#define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
253 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
254 CF_ACR_EN | CF_ACR_SM_ALL)
255#define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
256 CF_CACR_ICINVA | CF_CACR_EUSP)
257#define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
258 CF_CACR_DEC | CF_CACR_DDCM_P | \
259 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
260
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000261/*-----------------------------------------------------------------------
262 * Memory bank definitions
263 */
264/*
TsiChung Liewb78c9882009-06-11 15:39:57 +0000265 * CS0 - NOR Flash 16MB
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000266 * CS1 - Available
267 * CS2 - Available
268 * CS3 - Available
269 * CS4 - Available
270 * CS5 - Available
271 */
272
TsiChung Liewb78c9882009-06-11 15:39:57 +0000273 /* Flash */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_CS0_BASE 0x00000000
TsiChung Liewb78c9882009-06-11 15:39:57 +0000275#define CONFIG_SYS_CS0_MASK 0x00FF0001
276#define CONFIG_SYS_CS0_CTRL 0x00004D80
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000277
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200278#define CONFIG_SYS_SPANSION_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew3cdc00a2008-08-11 13:41:49 +0000279
280#endif /* _M54451EVB_H */