blob: 2c3c7034e2e613533d5fe19e93d76162327f137c [file] [log] [blame]
Haiying Wang3202f162006-05-26 10:24:48 -05001Freescale MPC8641HPCN board
2===========================
3
4Created 05/24/2006 Haiying Wang
5-------------------------------
6
71. Building U-Boot
8------------------
9The 86xx HPCN code base is known to compile using:
10 Binutils 2.15, Gcc 3.4.3, Glibc 2.3.3
11
12 $ make MPC8641HPCN_config
13 Configuring for MPC8641HPCN board...
14
15 $ make
16
17
182. Switch and Jumper Setting
19----------------------------
20Jumpers:
21 J14 Pins 1-2 (near plcc32 socket)
22
23Switches:
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020024 SW1(1-5) = 01100 CONFIG_SYS_COREPLL = 01000 :: CORE = 2:1
Haiying Wang3202f162006-05-26 10:24:48 -050025 01100 :: CORE = 2.5:1
26 10000 :: CORE = 3:1
27 11100 :: CORE = 3.5:1
28 10100 :: CORE = 4:1
29 01110 :: CORE = 4.5:1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020030 SW1(6-8) = 001 CONFIG_SYS_SYSCLK = 000 :: SYSCLK = 33MHz
Haiying Wang3202f162006-05-26 10:24:48 -050031 001 :: SYSCLK = 40MHz
32
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020033 SW2(1-4) = 1100 CONFIG_SYS_CCBPLL = 0010 :: 2X
Haiying Wang3202f162006-05-26 10:24:48 -050034 0100 :: 4X
35 0110 :: 6X
36 1000 :: 8X
37 1010 :: 10X
38 1100 :: 12X
39 1110 :: 14X
40 0000 :: 16X
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041 SW2(5-8) = 1110 CONFIG_SYS_BOOTLOC = 1110 :: boot 16-bit localbus
Haiying Wang3202f162006-05-26 10:24:48 -050042
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020043 SW3(1-7) = 0011000 CONFIG_SYS_VID = 0011000 :: VCORE = 1.2V
Haiying Wang3202f162006-05-26 10:24:48 -050044 0100000 :: VCORE = 1.11V
45 SW3(8) = 0 VCC_PLAT = 0 :: VCC_PLAT = 1.2V
46 1 :: VCC_PLAT = 1.0V
47
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048 SW4(1-2) = 11 CONFIG_SYS_HOSTMODE = 11 :: both prots host/root
49 SW4(3-4) = 11 CONFIG_SYS_BOOTSEQ = 11 :: no boot seq
50 SW4(5-8) = 0011 CONFIG_SYS_IOPORT = 0011 :: both PEX
Haiying Wang3202f162006-05-26 10:24:48 -050051
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020052 SW5(1) = 1 CONFIG_SYS_FLASHMAP = 1 :: boot from flash
Haiying Wang3202f162006-05-26 10:24:48 -050053 0 :: boot from PromJet
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054 SW5(2) = 1 CONFIG_SYS_FLASHBANK = 1 :: swap upper/lower
Haiying Wang3202f162006-05-26 10:24:48 -050055 halves (virtual banks)
56 0 :: normal
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020057 SW5(3) = 0 CONFIG_SYS_FLASHWP = 0 :: not protected
58 SW5(4) = 0 CONFIG_SYS_PORTDIV = 1 :: 2:1 for PD4
Haiying Wang3202f162006-05-26 10:24:48 -050059 1:1 for PD6
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060 SW5(5-6) = 11 CONFIG_SYS_PIXISOPT = 11 :: s/w determined
61 SW5(7-8) = 11 CONFIG_SYS_LADOPT = 11 :: s/w determined
Haiying Wang3202f162006-05-26 10:24:48 -050062
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063 SW6(1) = 1 CONFIG_SYS_CPUBOOT = 1 :: no boot holdoff
64 SW6(2) = 1 CONFIG_SYS_BOOTADDR = 1 :: no traslation
65 SW6(3-5) = 000 CONFIG_SYS_REFCLKSEL = 000 :: 100MHZ
66 SW6(6) = 1 CONFIG_SYS_SERROM_ADDR= 1 ::
67 SW6(7) = 1 CONFIG_SYS_MEMDEBUG = 1 ::
68 SW6(8) = 1 CONFIG_SYS_DDRDEBUG = 1 ::
Haiying Wang3202f162006-05-26 10:24:48 -050069
70 SW8(1) = 1 ACZ_SYNC = 1 :: 48MHz on TP49
71 SW8(2) = 1 ACB_SYNC = 1 :: THRMTRIP disabled
72 SW8(3) = 1 ACZ_SDOUT = 1 :: p4 mode
73 SW8(4) = 1 ACB_SDOUT = 1 :: PATA freq. = 133MHz
74 SW8(5) = 0 SUSLED = 0 :: SouthBridge Mode
75 SW8(6) = 0 SPREAD = 0 :: REFCLK SSCG Disabled
76 SW8(7) = 1 ACPWR = 1 :: non-battery
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077 SW8(8) = 0 CONFIG_SYS_IDWP = 0 :: write enable
Haiying Wang3202f162006-05-26 10:24:48 -050078
79
803. Flash U-Boot
81---------------
82The flash range 0xFF800000 to 0xFFFFFFFF can be divided into 2 halves.
83It is possible to use either half to boot using u-boot. Switch 5 bit 2
84is used for this purpose.
85
860xFF800000 to 0xFFBFFFFF - 4MB
870xFFC00000 to 0xFFFFFFFF - 4MB
88When this bit is 0, U-Boot is at 0xFFF00000.
89When this bit is 1, U-Boot is at 0xFFB00000.
90
91Use the above mentioned flash commands to program the other half, and
92use switch 5, bit 2 to alternate between the halves. Note: The booting
93version of U-Boot will always be at 0xFFF00000.
94
95To Flash U-Boot into the booting bank (0xFFC00000 - 0xFFFFFFFF):
96
97 tftp 1000000 u-boot.bin
98 protect off all
Ed Swarthout87c86182007-06-05 12:30:52 -050099 erase fff00000 +$filesize
100 cp.b 1000000 fff00000 $filesize
101
102or use tftpflash command:
103 run tftpflash
Haiying Wang3202f162006-05-26 10:24:48 -0500104
105To Flash U-boot into the alternative bank (0xFF800000 - 0xFFBFFFFF):
106
107 tftp 1000000 u-boot.bin
Ed Swarthout87c86182007-06-05 12:30:52 -0500108 erase ffb00000 +$filesize
109 cp.b 1000000 ffb00000 $filesize
Haiying Wang3202f162006-05-26 10:24:48 -0500110
111
1124. Memory Map
113-------------
114
Jon Loeliger5ecfab22006-10-10 17:06:53 -0500115 Memory Range Device Size
Haiying Wang3202f162006-05-26 10:24:48 -0500116 ------------ ------ ----
117 0x0000_0000 0x7fff_ffff DDR 2G
118 0x8000_0000 0x9fff_ffff PCI1/PEX1 MEM 512M
119 0xa000_0000 0xafff_ffff PCI2/PEX2 MEM 512M
120 0xf800_0000 0xf80f_ffff CCSR 1M
121 0xf810_0000 0xf81f_ffff PIXIS 1M
122 0xf840_0000 0xf840_3fff Stack space 32K
Haiying Wangd8082c12006-07-28 12:41:41 -0400123 0xe200_0000 0xe2ff_ffff PCI1/PEX1 IO 16M
124 0xe300_0000 0xe3ff_ffff PCI2/PEX2 IO 16M
Haiying Wang3202f162006-05-26 10:24:48 -0500125 0xfe00_0000 0xfeff_ffff Flash(alternate)16M
126 0xff00_0000 0xffff_ffff Flash(boot bank)16M
Haiying Wang57b6e9c2007-01-22 12:37:30 -0600127
1285. pixis_reset command
129--------------------
130A new command, "pixis_reset", is introduced to reset mpc8641hpcn board
131using the FPGA sequencer. When the board restarts, it has the option
132of using either the current or alternate flash bank as the boot
133image, with or without the watchdog timer enabled, and finally with
134or without frequency changes.
135
136Usage is;
137
138 pixis_reset
139 pixis_reset altbank
140 pixis_reset altbank wd
141 pixis_reset altbank cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>
142 pixis_reset cf <SYSCLK freq> <COREPLL ratio> <MPXPLL ratio>
143
144Examples;
145
146 /* reset to current bank, like "reset" command */
147 pixis_reset
148
149 /* reset board but use the to alternate flash bank */
150 pixis_reset altbank
151
152 /* reset board, use alternate flash bank with watchdog timer enabled*/
153 pixis_reset altbank wd
154
155 /* reset board to alternate bank with frequency changed.
156 * 40 is SYSCLK, 2.5 is COREPLL ratio, 10 is MPXPLL ratio
157 */
158 pixis-reset altbank cf 40 2.5 10
159
160Valid clock choices are in the 8641 Reference Manuals.