blob: ed482a9c0984af6d66620db6bf4de9775464bb1d [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Poonam Aggrwal91208842009-07-31 12:07:45 +05302/*
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +00003 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Poonam Aggrwal91208842009-07-31 12:07:45 +05304 *
Stefan Roese88fbf932010-04-15 16:07:28 +02005 * This file is derived from arch/powerpc/cpu/mpc85xx/cpu.c and
6 * arch/powerpc/cpu/mpc86xx/cpu.c. Basically this file contains
Peter Tyser29514c72010-04-12 22:28:09 -05007 * cpu specific common code for 85xx/86xx processors.
Poonam Aggrwal91208842009-07-31 12:07:45 +05308 */
9
10#include <config.h>
11#include <common.h>
12#include <command.h>
Simon Glass33d1e702019-11-14 12:57:32 -070013#include <cpu_func.h>
Poonam Aggrwal91208842009-07-31 12:07:45 +053014#include <tsec.h>
Kumar Gala2683c532011-04-13 08:37:44 -050015#include <fm_eth.h>
Poonam Aggrwal91208842009-07-31 12:07:45 +053016#include <netdev.h>
17#include <asm/cache.h>
18#include <asm/io.h>
Codrin Ciubotariuef208b52015-01-21 11:54:10 +020019#include <vsc9953.h>
Poonam Aggrwal91208842009-07-31 12:07:45 +053020
21DECLARE_GLOBAL_DATA_PTR;
22
Kim Phillips82f576f2012-10-29 13:34:37 +000023static struct cpu_type cpu_type_list[] = {
Poonam Aggrwal91208842009-07-31 12:07:45 +053024#if defined(CONFIG_MPC85xx)
Poonam Aggrwal4baef822009-07-31 12:08:14 +053025 CPU_TYPE_ENTRY(8533, 8533, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053026 CPU_TYPE_ENTRY(8535, 8535, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053027 CPU_TYPE_ENTRY(8536, 8536, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053028 CPU_TYPE_ENTRY(8540, 8540, 1),
29 CPU_TYPE_ENTRY(8541, 8541, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053030 CPU_TYPE_ENTRY(8543, 8543, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053031 CPU_TYPE_ENTRY(8544, 8544, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053032 CPU_TYPE_ENTRY(8545, 8545, 1),
York Sun8cb65482012-07-06 17:10:33 -050033 CPU_TYPE_ENTRY(8547, 8547, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053034 CPU_TYPE_ENTRY(8548, 8548, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053035 CPU_TYPE_ENTRY(8555, 8555, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053036 CPU_TYPE_ENTRY(8560, 8560, 1),
37 CPU_TYPE_ENTRY(8567, 8567, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053038 CPU_TYPE_ENTRY(8568, 8568, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053039 CPU_TYPE_ENTRY(8569, 8569, 1),
Poonam Aggrwal4baef822009-07-31 12:08:14 +053040 CPU_TYPE_ENTRY(8572, 8572, 2),
Poonam Aggrwal2ba3ee02011-01-13 21:39:27 +053041 CPU_TYPE_ENTRY(P1010, P1010, 1),
Poonam Aggrwal13e21b12009-08-20 18:57:45 +053042 CPU_TYPE_ENTRY(P1011, P1011, 1),
Kumar Gala16a276e2010-03-30 23:06:53 -050043 CPU_TYPE_ENTRY(P1012, P1012, 1),
Kumar Gala16a276e2010-03-30 23:06:53 -050044 CPU_TYPE_ENTRY(P1013, P1013, 1),
Poonam Aggrwalb07a7de2011-01-13 21:40:05 +053045 CPU_TYPE_ENTRY(P1014, P1014, 1),
Roy Zang1de20b02011-02-03 22:14:19 -060046 CPU_TYPE_ENTRY(P1017, P1017, 1),
Poonam Aggrwaldfe86a72009-07-31 12:08:27 +053047 CPU_TYPE_ENTRY(P1020, P1020, 2),
Kumar Gala16a276e2010-03-30 23:06:53 -050048 CPU_TYPE_ENTRY(P1021, P1021, 2),
Kumar Gala16a276e2010-03-30 23:06:53 -050049 CPU_TYPE_ENTRY(P1022, P1022, 2),
Roy Zang1de20b02011-02-03 22:14:19 -060050 CPU_TYPE_ENTRY(P1023, P1023, 2),
Kumar Galae4e69252011-02-05 13:45:07 -060051 CPU_TYPE_ENTRY(P1024, P1024, 2),
Kumar Galae4e69252011-02-05 13:45:07 -060052 CPU_TYPE_ENTRY(P1025, P1025, 2),
Poonam Aggrwal13e21b12009-08-20 18:57:45 +053053 CPU_TYPE_ENTRY(P2010, P2010, 1),
Poonam Aggrwal13e21b12009-08-20 18:57:45 +053054 CPU_TYPE_ENTRY(P2020, P2020, 2),
Kumar Galabd29be82010-06-01 10:29:11 -050055 CPU_TYPE_ENTRY(P2040, P2040, 4),
Kumar Gala619541b2011-05-13 01:16:07 -050056 CPU_TYPE_ENTRY(P2041, P2041, 4),
Kumar Galaf2134b82010-01-27 10:26:46 -060057 CPU_TYPE_ENTRY(P3041, P3041, 4),
Kumar Galabb5409c2009-03-19 02:39:17 -050058 CPU_TYPE_ENTRY(P4040, P4040, 4),
Kumar Galabb5409c2009-03-19 02:39:17 -050059 CPU_TYPE_ENTRY(P4080, P4080, 8),
Kumar Gala7ee3d942009-10-21 13:32:58 -050060 CPU_TYPE_ENTRY(P5010, P5010, 1),
Kumar Gala7ee3d942009-10-21 13:32:58 -050061 CPU_TYPE_ENTRY(P5020, P5020, 2),
Timur Tabid5e13882012-10-05 11:09:19 +000062 CPU_TYPE_ENTRY(P5021, P5021, 2),
63 CPU_TYPE_ENTRY(P5040, P5040, 4),
York Sun9941a222012-10-08 07:44:19 +000064 CPU_TYPE_ENTRY(T4240, T4240, 0),
65 CPU_TYPE_ENTRY(T4120, T4120, 0),
York Sunfb5137a2013-03-25 07:33:29 +000066 CPU_TYPE_ENTRY(T4160, T4160, 0),
Shengzhou Liu26ed2d02014-04-25 16:31:22 +080067 CPU_TYPE_ENTRY(T4080, T4080, 4),
York Sunbcf7b3d2012-10-08 07:44:20 +000068 CPU_TYPE_ENTRY(B4860, B4860, 0),
69 CPU_TYPE_ENTRY(G4860, G4860, 0),
York Sunbcf7b3d2012-10-08 07:44:20 +000070 CPU_TYPE_ENTRY(B4440, B4440, 0),
Shaveta Leekha00e6ea32014-05-07 14:43:23 +053071 CPU_TYPE_ENTRY(B4460, B4460, 0),
York Sunbcf7b3d2012-10-08 07:44:20 +000072 CPU_TYPE_ENTRY(G4440, G4440, 0),
73 CPU_TYPE_ENTRY(B4420, B4420, 0),
74 CPU_TYPE_ENTRY(B4220, B4220, 0),
York Sun46571362013-03-25 07:40:06 +000075 CPU_TYPE_ENTRY(T1040, T1040, 0),
76 CPU_TYPE_ENTRY(T1041, T1041, 0),
77 CPU_TYPE_ENTRY(T1042, T1042, 0),
78 CPU_TYPE_ENTRY(T1020, T1020, 0),
79 CPU_TYPE_ENTRY(T1021, T1021, 0),
80 CPU_TYPE_ENTRY(T1022, T1022, 0),
Shengzhou Liue6fb7702014-11-24 17:11:54 +080081 CPU_TYPE_ENTRY(T1024, T1024, 0),
82 CPU_TYPE_ENTRY(T1023, T1023, 0),
83 CPU_TYPE_ENTRY(T1014, T1014, 0),
84 CPU_TYPE_ENTRY(T1013, T1013, 0),
Shengzhou Liuf305cd22013-11-22 17:39:10 +080085 CPU_TYPE_ENTRY(T2080, T2080, 0),
86 CPU_TYPE_ENTRY(T2081, T2081, 0),
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +000087 CPU_TYPE_ENTRY(BSC9130, 9130, 1),
Prabhakar Kushwahabeebb882012-04-24 20:16:49 +000088 CPU_TYPE_ENTRY(BSC9131, 9131, 1),
Prabhakar Kushwaha92543c22013-01-23 17:59:57 +000089 CPU_TYPE_ENTRY(BSC9132, 9132, 2),
90 CPU_TYPE_ENTRY(BSC9232, 9232, 2),
Mingkai Hu1a258072013-07-04 17:30:36 +080091 CPU_TYPE_ENTRY(C291, C291, 1),
92 CPU_TYPE_ENTRY(C292, C292, 1),
93 CPU_TYPE_ENTRY(C293, C293, 1),
Poonam Aggrwal91208842009-07-31 12:07:45 +053094#elif defined(CONFIG_MPC86xx)
Poonam Aggrwal4baef822009-07-31 12:08:14 +053095 CPU_TYPE_ENTRY(8610, 8610, 1),
96 CPU_TYPE_ENTRY(8641, 8641, 2),
97 CPU_TYPE_ENTRY(8641D, 8641D, 2),
Poonam Aggrwal91208842009-07-31 12:07:45 +053098#endif
99};
100
York Sun7b2947f2012-08-17 08:20:22 +0000101#ifdef CONFIG_SYS_FSL_QORIQ_CHASSIS2
York Sunaa150bb2013-03-25 07:40:07 +0000102static inline u32 init_type(u32 cluster, int init_id)
103{
104 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
105 u32 idx = (cluster >> (init_id * 8)) & TP_CLUSTER_INIT_MASK;
106 u32 type = in_be32(&gur->tp_ityp[idx]);
107
108 if (type & TP_ITYP_AV)
109 return type;
110
111 return 0;
112}
113
York Sun7b2947f2012-08-17 08:20:22 +0000114u32 compute_ppc_cpumask(void)
115{
York Sunaa150bb2013-03-25 07:40:07 +0000116 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
York Sun7b2947f2012-08-17 08:20:22 +0000117 int i = 0, count = 0;
York Sunaa150bb2013-03-25 07:40:07 +0000118 u32 cluster, type, mask = 0;
York Sun7b2947f2012-08-17 08:20:22 +0000119
120 do {
121 int j;
York Sunaa150bb2013-03-25 07:40:07 +0000122 cluster = in_be32(&gur->tp_cluster[i].lower);
123 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
124 type = init_type(cluster, j);
125 if (type) {
York Sun7b2947f2012-08-17 08:20:22 +0000126 if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_PPC)
127 mask |= 1 << count;
York Sunaa150bb2013-03-25 07:40:07 +0000128 count++;
York Sun7b2947f2012-08-17 08:20:22 +0000129 }
York Sun7b2947f2012-08-17 08:20:22 +0000130 }
York Sunaa150bb2013-03-25 07:40:07 +0000131 i++;
York Sun7b2947f2012-08-17 08:20:22 +0000132 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
133
134 return mask;
135}
York Sunaa150bb2013-03-25 07:40:07 +0000136
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530137#ifdef CONFIG_HETROGENOUS_CLUSTERS
138u32 compute_dsp_cpumask(void)
139{
140 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
141 int i = CONFIG_DSP_CLUSTER_START, count = 0;
142 u32 cluster, type, dsp_mask = 0;
143
144 do {
145 int j;
146 cluster = in_be32(&gur->tp_cluster[i].lower);
147 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
148 type = init_type(cluster, j);
149 if (type) {
150 if (TP_ITYP_TYPE(type) == TP_ITYP_TYPE_SC)
151 dsp_mask |= 1 << count;
152 count++;
153 }
154 }
155 i++;
156 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
157
158 return dsp_mask;
159}
160
161int fsl_qoriq_dsp_core_to_cluster(unsigned int core)
162{
163 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
164 int count = 0, i = CONFIG_DSP_CLUSTER_START;
165 u32 cluster;
166
167 do {
168 int j;
169 cluster = in_be32(&gur->tp_cluster[i].lower);
170 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
171 if (init_type(cluster, j)) {
172 if (count == core)
173 return i;
174 count++;
175 }
176 }
177 i++;
178 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
179
180 return -1; /* cannot identify the cluster */
181}
182#endif
183
York Sunaa150bb2013-03-25 07:40:07 +0000184int fsl_qoriq_core_to_cluster(unsigned int core)
185{
186 ccsr_gur_t *gur = (void __iomem *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);
187 int i = 0, count = 0;
188 u32 cluster;
189
190 do {
191 int j;
192 cluster = in_be32(&gur->tp_cluster[i].lower);
193 for (j = 0; j < TP_INIT_PER_CLUSTER; j++) {
194 if (init_type(cluster, j)) {
195 if (count == core)
196 return i;
197 count++;
198 }
199 }
200 i++;
201 } while ((cluster & TP_CLUSTER_EOC) != TP_CLUSTER_EOC);
202
203 return -1; /* cannot identify the cluster */
204}
205
York Sun7b2947f2012-08-17 08:20:22 +0000206#else /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
207/*
208 * Before chassis genenration 2, the cpumask should be hard-coded.
209 * In case of cpu type unknown or cpumask unset, use 1 as fail save.
210 */
211#define compute_ppc_cpumask() 1
York Sunaa150bb2013-03-25 07:40:07 +0000212#define fsl_qoriq_core_to_cluster(x) x
York Sun7b2947f2012-08-17 08:20:22 +0000213#endif /* CONFIG_SYS_FSL_QORIQ_CHASSIS2 */
214
Kim Phillips82f576f2012-10-29 13:34:37 +0000215static struct cpu_type cpu_type_unknown = CPU_TYPE_ENTRY(Unknown, Unknown, 0);
Poonam Aggrwalda6e1ca2009-09-02 13:35:21 +0530216
Poonam Aggrwal91208842009-07-31 12:07:45 +0530217struct cpu_type *identify_cpu(u32 ver)
218{
219 int i;
220 for (i = 0; i < ARRAY_SIZE(cpu_type_list); i++) {
221 if (cpu_type_list[i].soc_ver == ver)
222 return &cpu_type_list[i];
223 }
Poonam Aggrwalda6e1ca2009-09-02 13:35:21 +0530224 return &cpu_type_unknown;
Poonam Aggrwal91208842009-07-31 12:07:45 +0530225}
226
Timur Tabi47289422011-08-05 16:15:24 -0500227#define MPC8xxx_PICFRR_NCPU_MASK 0x00001f00
228#define MPC8xxx_PICFRR_NCPU_SHIFT 8
229
230/*
231 * Return a 32-bit mask indicating which cores are present on this SOC.
232 */
Alexander Graf5b9e18c2014-04-30 19:21:10 +0200233__weak u32 cpu_mask(void)
Timur Tabi47289422011-08-05 16:15:24 -0500234{
235 ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
Simon Glassa8b57392012-12-13 20:48:48 +0000236 struct cpu_type *cpu = gd->arch.cpu;
Timur Tabi47289422011-08-05 16:15:24 -0500237
238 /* better to query feature reporting register than just assume 1 */
239 if (cpu == &cpu_type_unknown)
240 return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
241 MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
242
York Sun7b2947f2012-08-17 08:20:22 +0000243 if (cpu->num_cores == 0)
244 return compute_ppc_cpumask();
245
Timur Tabi47289422011-08-05 16:15:24 -0500246 return cpu->mask;
247}
248
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530249#ifdef CONFIG_HETROGENOUS_CLUSTERS
250__weak u32 cpu_dsp_mask(void)
251{
252 ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;
253 struct cpu_type *cpu = gd->arch.cpu;
254
255 /* better to query feature reporting register than just assume 1 */
256 if (cpu == &cpu_type_unknown)
257 return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >>
258 MPC8xxx_PICFRR_NCPU_SHIFT) + 1;
259
260 if (cpu->dsp_num_cores == 0)
261 return compute_dsp_cpumask();
262
263 return cpu->dsp_mask;
264}
265
Timur Tabi47289422011-08-05 16:15:24 -0500266/*
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530267 * Return the number of SC/DSP cores on this SOC.
268 */
269__weak int cpu_num_dspcores(void)
270{
271 struct cpu_type *cpu = gd->arch.cpu;
272
273 /*
274 * Report # of cores in terms of the cpu_mask if we haven't
275 * figured out how many there are yet
276 */
277 if (cpu->dsp_num_cores == 0)
278 return hweight32(cpu_dsp_mask());
279
280 return cpu->dsp_num_cores;
281}
282#endif
283
284/*
285 * Return the number of PPC cores on this SOC.
Timur Tabi47289422011-08-05 16:15:24 -0500286 */
Alexander Graf5b9e18c2014-04-30 19:21:10 +0200287__weak int cpu_numcores(void)
Kim Phillips82f576f2012-10-29 13:34:37 +0000288{
Simon Glassa8b57392012-12-13 20:48:48 +0000289 struct cpu_type *cpu = gd->arch.cpu;
Kim Phillips875935e2010-07-14 19:47:29 -0500290
York Sun7b2947f2012-08-17 08:20:22 +0000291 /*
292 * Report # of cores in terms of the cpu_mask if we haven't
293 * figured out how many there are yet
294 */
295 if (cpu->num_cores == 0)
296 return hweight32(cpu_mask());
Kim Phillips875935e2010-07-14 19:47:29 -0500297
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530298 return cpu->num_cores;
299}
300
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530301
Timur Tabi47289422011-08-05 16:15:24 -0500302/*
303 * Check if the given core ID is valid
304 *
305 * Returns zero if it isn't, 1 if it is.
306 */
307int is_core_valid(unsigned int core)
308{
York Sun7b2947f2012-08-17 08:20:22 +0000309 return !!((1 << core) & cpu_mask());
Timur Tabi47289422011-08-05 16:15:24 -0500310}
311
Simon Glass302445a2017-01-23 13:31:22 -0700312int arch_cpu_init(void)
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530313{
314 uint svr;
315 uint ver;
316
317 svr = get_svr();
318 ver = SVR_SOC_VER(svr);
319
Simon Glassa8b57392012-12-13 20:48:48 +0000320 gd->arch.cpu = identify_cpu(ver);
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530321
Poonam Aggrwal4baef822009-07-31 12:08:14 +0530322 return 0;
323}
324
York Sun7b2947f2012-08-17 08:20:22 +0000325/* Once in memory, compute mask & # cores once and save them off */
326int fixup_cpu(void)
327{
Simon Glassa8b57392012-12-13 20:48:48 +0000328 struct cpu_type *cpu = gd->arch.cpu;
York Sun7b2947f2012-08-17 08:20:22 +0000329
330 if (cpu->num_cores == 0) {
331 cpu->mask = cpu_mask();
332 cpu->num_cores = cpu_numcores();
333 }
334
Shaveta Leekhadbf0bc82015-01-19 12:46:54 +0530335#ifdef CONFIG_HETROGENOUS_CLUSTERS
336 if (cpu->dsp_num_cores == 0) {
337 cpu->dsp_mask = cpu_dsp_mask();
338 cpu->dsp_num_cores = cpu_num_dspcores();
339 }
340#endif
York Sun7b2947f2012-08-17 08:20:22 +0000341 return 0;
342}
343
Poonam Aggrwal91208842009-07-31 12:07:45 +0530344/*
345 * Initializes on-chip ethernet controllers.
346 * to override, implement board_eth_init()
347 */
348int cpu_eth_init(bd_t *bis)
349{
350#if defined(CONFIG_ETHER_ON_FCC)
351 fec_initialize(bis);
352#endif
353
354#if defined(CONFIG_UEC_ETH)
355 uec_standard_init(bis);
356#endif
357
358#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_MPC85XX_FEC)
359 tsec_standard_init(bis);
360#endif
361
Kumar Gala2683c532011-04-13 08:37:44 -0500362#ifdef CONFIG_FMAN_ENET
363 fm_standard_init(bis);
364#endif
Codrin Ciubotariuef208b52015-01-21 11:54:10 +0200365
366#ifdef CONFIG_VSC9953
367 vsc9953_init(bis);
368#endif
Poonam Aggrwal91208842009-07-31 12:07:45 +0530369 return 0;
370}