Michal Simek | 090a2d7 | 2018-03-27 10:36:39 +0200 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 2 | /* |
| 3 | * dts file for Xilinx ZynqMP |
| 4 | * |
Michal Simek | 821e32a | 2021-05-31 09:50:01 +0200 | [diff] [blame] | 5 | * (C) Copyright 2014 - 2021, Xilinx, Inc. |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 6 | * |
| 7 | * Michal Simek <michal.simek@xilinx.com> |
| 8 | * |
Michal Simek | 090a2d7 | 2018-03-27 10:36:39 +0200 | [diff] [blame] | 9 | * This program is free software; you can redistribute it and/or |
| 10 | * modify it under the terms of the GNU General Public License as |
| 11 | * published by the Free Software Foundation; either version 2 of |
| 12 | * the License, or (at your option) any later version. |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 13 | */ |
Michal Simek | 0c36570 | 2016-12-16 13:12:48 +0100 | [diff] [blame] | 14 | |
Michal Simek | 958c0e9 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 15 | #include <dt-bindings/dma/xlnx-zynqmp-dpdma.h> |
Piyush Mehta | 949e795 | 2022-05-11 11:52:45 +0200 | [diff] [blame] | 16 | #include <dt-bindings/gpio/gpio.h> |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 17 | #include <dt-bindings/power/xlnx-zynqmp-power.h> |
Michal Simek | a898c33 | 2019-10-14 15:55:53 +0200 | [diff] [blame] | 18 | #include <dt-bindings/reset/xlnx-zynqmp-resets.h> |
| 19 | |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 20 | / { |
| 21 | compatible = "xlnx,zynqmp"; |
| 22 | #address-cells = <2>; |
Michal Simek | d171c75 | 2016-04-07 15:07:38 +0200 | [diff] [blame] | 23 | #size-cells = <2>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 24 | |
| 25 | cpus { |
| 26 | #address-cells = <1>; |
| 27 | #size-cells = <0>; |
| 28 | |
Michal Simek | 2866303 | 2017-02-06 10:09:53 +0100 | [diff] [blame] | 29 | cpu0: cpu@0 { |
Rob Herring | ff9eb35 | 2019-01-14 11:45:33 -0600 | [diff] [blame] | 30 | compatible = "arm,cortex-a53"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 31 | device_type = "cpu"; |
| 32 | enable-method = "psci"; |
Shubhrajyoti Datta | ec9c6c8 | 2017-02-13 15:58:55 +0530 | [diff] [blame] | 33 | operating-points-v2 = <&cpu_opp_table>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 34 | reg = <0x0>; |
Stefan Krsmanovic | 8e16a6e | 2016-10-21 12:44:56 +0200 | [diff] [blame] | 35 | cpu-idle-states = <&CPU_SLEEP_0>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 36 | }; |
| 37 | |
Michal Simek | 2866303 | 2017-02-06 10:09:53 +0100 | [diff] [blame] | 38 | cpu1: cpu@1 { |
Rob Herring | ff9eb35 | 2019-01-14 11:45:33 -0600 | [diff] [blame] | 39 | compatible = "arm,cortex-a53"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 40 | device_type = "cpu"; |
| 41 | enable-method = "psci"; |
| 42 | reg = <0x1>; |
Shubhrajyoti Datta | ec9c6c8 | 2017-02-13 15:58:55 +0530 | [diff] [blame] | 43 | operating-points-v2 = <&cpu_opp_table>; |
Stefan Krsmanovic | 8e16a6e | 2016-10-21 12:44:56 +0200 | [diff] [blame] | 44 | cpu-idle-states = <&CPU_SLEEP_0>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 45 | }; |
| 46 | |
Michal Simek | 2866303 | 2017-02-06 10:09:53 +0100 | [diff] [blame] | 47 | cpu2: cpu@2 { |
Rob Herring | ff9eb35 | 2019-01-14 11:45:33 -0600 | [diff] [blame] | 48 | compatible = "arm,cortex-a53"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 49 | device_type = "cpu"; |
| 50 | enable-method = "psci"; |
| 51 | reg = <0x2>; |
Shubhrajyoti Datta | ec9c6c8 | 2017-02-13 15:58:55 +0530 | [diff] [blame] | 52 | operating-points-v2 = <&cpu_opp_table>; |
Stefan Krsmanovic | 8e16a6e | 2016-10-21 12:44:56 +0200 | [diff] [blame] | 53 | cpu-idle-states = <&CPU_SLEEP_0>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 54 | }; |
| 55 | |
Michal Simek | 2866303 | 2017-02-06 10:09:53 +0100 | [diff] [blame] | 56 | cpu3: cpu@3 { |
Rob Herring | ff9eb35 | 2019-01-14 11:45:33 -0600 | [diff] [blame] | 57 | compatible = "arm,cortex-a53"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 58 | device_type = "cpu"; |
| 59 | enable-method = "psci"; |
| 60 | reg = <0x3>; |
Shubhrajyoti Datta | ec9c6c8 | 2017-02-13 15:58:55 +0530 | [diff] [blame] | 61 | operating-points-v2 = <&cpu_opp_table>; |
Stefan Krsmanovic | 8e16a6e | 2016-10-21 12:44:56 +0200 | [diff] [blame] | 62 | cpu-idle-states = <&CPU_SLEEP_0>; |
| 63 | }; |
| 64 | |
| 65 | idle-states { |
Amit Kucheria | efa6973 | 2018-08-23 14:23:29 +0530 | [diff] [blame] | 66 | entry-method = "psci"; |
Stefan Krsmanovic | 8e16a6e | 2016-10-21 12:44:56 +0200 | [diff] [blame] | 67 | |
| 68 | CPU_SLEEP_0: cpu-sleep-0 { |
| 69 | compatible = "arm,idle-state"; |
| 70 | arm,psci-suspend-param = <0x40000000>; |
| 71 | local-timer-stop; |
| 72 | entry-latency-us = <300>; |
| 73 | exit-latency-us = <600>; |
Jolly Shah | 5a5d5b3 | 2017-06-14 15:03:52 -0700 | [diff] [blame] | 74 | min-residency-us = <10000>; |
Stefan Krsmanovic | 8e16a6e | 2016-10-21 12:44:56 +0200 | [diff] [blame] | 75 | }; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 76 | }; |
| 77 | }; |
| 78 | |
Michal Simek | 330ea2d | 2022-05-11 11:52:47 +0200 | [diff] [blame] | 79 | cpu_opp_table: opp-table-cpu { |
Shubhrajyoti Datta | ec9c6c8 | 2017-02-13 15:58:55 +0530 | [diff] [blame] | 80 | compatible = "operating-points-v2"; |
| 81 | opp-shared; |
| 82 | opp00 { |
| 83 | opp-hz = /bits/ 64 <1199999988>; |
| 84 | opp-microvolt = <1000000>; |
| 85 | clock-latency-ns = <500000>; |
| 86 | }; |
| 87 | opp01 { |
| 88 | opp-hz = /bits/ 64 <599999994>; |
| 89 | opp-microvolt = <1000000>; |
| 90 | clock-latency-ns = <500000>; |
| 91 | }; |
| 92 | opp02 { |
| 93 | opp-hz = /bits/ 64 <399999996>; |
| 94 | opp-microvolt = <1000000>; |
| 95 | clock-latency-ns = <500000>; |
| 96 | }; |
| 97 | opp03 { |
| 98 | opp-hz = /bits/ 64 <299999997>; |
| 99 | opp-microvolt = <1000000>; |
| 100 | clock-latency-ns = <500000>; |
| 101 | }; |
| 102 | }; |
| 103 | |
Michal Simek | 0e7707f | 2021-05-31 09:42:08 +0200 | [diff] [blame] | 104 | zynqmp_ipi: zynqmp_ipi { |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 105 | bootph-all; |
Ibai Erkiaga | 1c79e1e | 2019-09-27 11:36:58 +0100 | [diff] [blame] | 106 | compatible = "xlnx,zynqmp-ipi-mailbox"; |
| 107 | interrupt-parent = <&gic>; |
| 108 | interrupts = <0 35 4>; |
| 109 | xlnx,ipi-id = <0>; |
| 110 | #address-cells = <2>; |
| 111 | #size-cells = <2>; |
| 112 | ranges; |
| 113 | |
| 114 | ipi_mailbox_pmu1: mailbox@ff990400 { |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 115 | bootph-all; |
Ibai Erkiaga | 1c79e1e | 2019-09-27 11:36:58 +0100 | [diff] [blame] | 116 | reg = <0x0 0xff9905c0 0x0 0x20>, |
| 117 | <0x0 0xff9905e0 0x0 0x20>, |
| 118 | <0x0 0xff990e80 0x0 0x20>, |
| 119 | <0x0 0xff990ea0 0x0 0x20>; |
Michal Simek | 26cbd92 | 2020-09-29 13:43:22 +0200 | [diff] [blame] | 120 | reg-names = "local_request_region", |
| 121 | "local_response_region", |
| 122 | "remote_request_region", |
| 123 | "remote_response_region"; |
Ibai Erkiaga | 1c79e1e | 2019-09-27 11:36:58 +0100 | [diff] [blame] | 124 | #mbox-cells = <1>; |
| 125 | xlnx,ipi-id = <4>; |
| 126 | }; |
| 127 | }; |
| 128 | |
Michal Simek | de29d54 | 2016-09-09 08:46:39 +0200 | [diff] [blame] | 129 | dcc: dcc { |
| 130 | compatible = "arm,dcc"; |
| 131 | status = "disabled"; |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 132 | bootph-all; |
Michal Simek | de29d54 | 2016-09-09 08:46:39 +0200 | [diff] [blame] | 133 | }; |
| 134 | |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 135 | pmu { |
| 136 | compatible = "arm,armv8-pmuv3"; |
Michal Simek | 86e6eee | 2016-04-07 15:28:33 +0200 | [diff] [blame] | 137 | interrupt-parent = <&gic>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 138 | interrupts = <0 143 4>, |
| 139 | <0 144 4>, |
| 140 | <0 145 4>, |
| 141 | <0 146 4>; |
| 142 | }; |
| 143 | |
| 144 | psci { |
| 145 | compatible = "arm,psci-0.2"; |
| 146 | method = "smc"; |
| 147 | }; |
| 148 | |
Ibai Erkiaga | 1c79e1e | 2019-09-27 11:36:58 +0100 | [diff] [blame] | 149 | firmware { |
Ilias Apalodimas | 8c93090 | 2023-02-16 15:39:20 +0200 | [diff] [blame] | 150 | optee: optee { |
| 151 | compatible = "linaro,optee-tz"; |
| 152 | method = "smc"; |
| 153 | }; |
| 154 | |
Michal Simek | ebddf49 | 2019-10-14 15:42:03 +0200 | [diff] [blame] | 155 | zynqmp_firmware: zynqmp-firmware { |
Ibai Erkiaga | 1c79e1e | 2019-09-27 11:36:58 +0100 | [diff] [blame] | 156 | compatible = "xlnx,zynqmp-firmware"; |
Michal Simek | 26cbd92 | 2020-09-29 13:43:22 +0200 | [diff] [blame] | 157 | #power-domain-cells = <1>; |
Ibai Erkiaga | 1c79e1e | 2019-09-27 11:36:58 +0100 | [diff] [blame] | 158 | method = "smc"; |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 159 | bootph-all; |
Ibai Erkiaga | 1c79e1e | 2019-09-27 11:36:58 +0100 | [diff] [blame] | 160 | |
| 161 | zynqmp_power: zynqmp-power { |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 162 | bootph-all; |
Ibai Erkiaga | 1c79e1e | 2019-09-27 11:36:58 +0100 | [diff] [blame] | 163 | compatible = "xlnx,zynqmp-power"; |
| 164 | interrupt-parent = <&gic>; |
| 165 | interrupts = <0 35 4>; |
| 166 | mboxes = <&ipi_mailbox_pmu1 0>, <&ipi_mailbox_pmu1 1>; |
| 167 | mbox-names = "tx", "rx"; |
| 168 | }; |
Michal Simek | a898c33 | 2019-10-14 15:55:53 +0200 | [diff] [blame] | 169 | |
Michal Simek | 958c0e9 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 170 | nvmem_firmware { |
| 171 | compatible = "xlnx,zynqmp-nvmem-fw"; |
| 172 | #address-cells = <1>; |
| 173 | #size-cells = <1>; |
| 174 | |
| 175 | soc_revision: soc_revision@0 { |
| 176 | reg = <0x0 0x4>; |
| 177 | }; |
| 178 | }; |
| 179 | |
Michal Simek | 26cbd92 | 2020-09-29 13:43:22 +0200 | [diff] [blame] | 180 | zynqmp_pcap: pcap { |
| 181 | compatible = "xlnx,zynqmp-pcap-fpga"; |
| 182 | clock-names = "ref_clk"; |
| 183 | }; |
| 184 | |
Michal Simek | 958c0e9 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 185 | xlnx_aes: zynqmp-aes { |
| 186 | compatible = "xlnx,zynqmp-aes"; |
| 187 | }; |
| 188 | |
Michal Simek | a898c33 | 2019-10-14 15:55:53 +0200 | [diff] [blame] | 189 | zynqmp_reset: reset-controller { |
| 190 | compatible = "xlnx,zynqmp-reset"; |
| 191 | #reset-cells = <1>; |
| 192 | }; |
Michal Simek | aa8206e | 2020-02-18 13:04:06 +0100 | [diff] [blame] | 193 | |
| 194 | pinctrl0: pinctrl { |
| 195 | compatible = "xlnx,zynqmp-pinctrl"; |
| 196 | status = "disabled"; |
| 197 | }; |
Piyush Mehta | 949e795 | 2022-05-11 11:52:45 +0200 | [diff] [blame] | 198 | |
| 199 | modepin_gpio: gpio { |
| 200 | compatible = "xlnx,zynqmp-gpio-modepin"; |
| 201 | gpio-controller; |
| 202 | #gpio-cells = <2>; |
| 203 | }; |
Ibai Erkiaga | 1c79e1e | 2019-09-27 11:36:58 +0100 | [diff] [blame] | 204 | }; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 205 | }; |
| 206 | |
| 207 | timer { |
| 208 | compatible = "arm,armv8-timer"; |
| 209 | interrupt-parent = <&gic>; |
Michal Simek | 2155a60 | 2017-02-09 14:45:12 +0100 | [diff] [blame] | 210 | interrupts = <1 13 0xf08>, |
| 211 | <1 14 0xf08>, |
| 212 | <1 11 0xf08>, |
| 213 | <1 10 0xf08>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 214 | }; |
| 215 | |
Naga Sureshkumar Relli | 1931f21 | 2016-06-20 15:48:30 +0530 | [diff] [blame] | 216 | edac { |
| 217 | compatible = "arm,cortex-a53-edac"; |
| 218 | }; |
| 219 | |
Nava kishore Manne | a1763ba | 2017-05-22 12:05:17 +0530 | [diff] [blame] | 220 | fpga_full: fpga-full { |
| 221 | compatible = "fpga-region"; |
Nava kishore Manne | 042ae5e | 2019-10-18 18:07:32 +0200 | [diff] [blame] | 222 | fpga-mgr = <&zynqmp_pcap>; |
Nava kishore Manne | a1763ba | 2017-05-22 12:05:17 +0530 | [diff] [blame] | 223 | #address-cells = <2>; |
| 224 | #size-cells = <2>; |
Nava kishore Manne | 042ae5e | 2019-10-18 18:07:32 +0200 | [diff] [blame] | 225 | ranges; |
Michal Simek | e20f740 | 2022-05-11 11:52:48 +0200 | [diff] [blame] | 226 | power-domains = <&zynqmp_firmware PD_PL>; |
Nava kishore Manne | a1763ba | 2017-05-22 12:05:17 +0530 | [diff] [blame] | 227 | }; |
| 228 | |
Michal Simek | 26cbd92 | 2020-09-29 13:43:22 +0200 | [diff] [blame] | 229 | amba: axi { |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 230 | compatible = "simple-bus"; |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 231 | bootph-all; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 232 | #address-cells = <2>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 233 | #size-cells = <2>; |
| 234 | ranges; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 235 | |
| 236 | can0: can@ff060000 { |
| 237 | compatible = "xlnx,zynq-can-1.0"; |
| 238 | status = "disabled"; |
| 239 | clock-names = "can_clk", "pclk"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 240 | reg = <0x0 0xff060000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 241 | interrupts = <0 23 4>; |
| 242 | interrupt-parent = <&gic>; |
| 243 | tx-fifo-depth = <0x40>; |
| 244 | rx-fifo-depth = <0x40>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 245 | power-domains = <&zynqmp_firmware PD_CAN_0>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 246 | }; |
| 247 | |
| 248 | can1: can@ff070000 { |
| 249 | compatible = "xlnx,zynq-can-1.0"; |
| 250 | status = "disabled"; |
| 251 | clock-names = "can_clk", "pclk"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 252 | reg = <0x0 0xff070000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 253 | interrupts = <0 24 4>; |
| 254 | interrupt-parent = <&gic>; |
| 255 | tx-fifo-depth = <0x40>; |
| 256 | rx-fifo-depth = <0x40>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 257 | power-domains = <&zynqmp_firmware PD_CAN_1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 258 | }; |
| 259 | |
Michal Simek | b197dd4 | 2015-11-26 11:21:25 +0100 | [diff] [blame] | 260 | cci: cci@fd6e0000 { |
| 261 | compatible = "arm,cci-400"; |
Michal Simek | 79db3c6 | 2020-05-11 10:14:34 +0200 | [diff] [blame] | 262 | status = "disabled"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 263 | reg = <0x0 0xfd6e0000 0x0 0x9000>; |
Michal Simek | b197dd4 | 2015-11-26 11:21:25 +0100 | [diff] [blame] | 264 | ranges = <0x0 0x0 0xfd6e0000 0x10000>; |
| 265 | #address-cells = <1>; |
| 266 | #size-cells = <1>; |
| 267 | |
| 268 | pmu@9000 { |
| 269 | compatible = "arm,cci-400-pmu,r1"; |
| 270 | reg = <0x9000 0x5000>; |
| 271 | interrupt-parent = <&gic>; |
| 272 | interrupts = <0 123 4>, |
| 273 | <0 123 4>, |
| 274 | <0 123 4>, |
| 275 | <0 123 4>, |
| 276 | <0 123 4>; |
| 277 | }; |
| 278 | }; |
| 279 | |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 280 | /* GDMA */ |
Shravya Kumbham | afab9b3 | 2022-01-14 12:44:06 +0100 | [diff] [blame] | 281 | fpd_dma_chan1: dma-controller@fd500000 { |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 282 | status = "disabled"; |
| 283 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 284 | reg = <0x0 0xfd500000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 285 | interrupt-parent = <&gic>; |
| 286 | interrupts = <0 124 4>; |
VNSL Durga | 7b3cb89 | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 287 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 745ea1a | 2022-12-09 13:56:37 +0100 | [diff] [blame] | 288 | #dma-cells = <1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 289 | xlnx,bus-width = <128>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 290 | iommus = <&smmu 0x14e8>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 291 | power-domains = <&zynqmp_firmware PD_GDMA>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 292 | }; |
| 293 | |
Shravya Kumbham | afab9b3 | 2022-01-14 12:44:06 +0100 | [diff] [blame] | 294 | fpd_dma_chan2: dma-controller@fd510000 { |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 295 | status = "disabled"; |
| 296 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 297 | reg = <0x0 0xfd510000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 298 | interrupt-parent = <&gic>; |
| 299 | interrupts = <0 125 4>; |
VNSL Durga | 7b3cb89 | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 300 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 745ea1a | 2022-12-09 13:56:37 +0100 | [diff] [blame] | 301 | #dma-cells = <1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 302 | xlnx,bus-width = <128>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 303 | iommus = <&smmu 0x14e9>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 304 | power-domains = <&zynqmp_firmware PD_GDMA>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 305 | }; |
| 306 | |
Shravya Kumbham | afab9b3 | 2022-01-14 12:44:06 +0100 | [diff] [blame] | 307 | fpd_dma_chan3: dma-controller@fd520000 { |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 308 | status = "disabled"; |
| 309 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 310 | reg = <0x0 0xfd520000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 311 | interrupt-parent = <&gic>; |
| 312 | interrupts = <0 126 4>; |
VNSL Durga | 7b3cb89 | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 313 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 745ea1a | 2022-12-09 13:56:37 +0100 | [diff] [blame] | 314 | #dma-cells = <1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 315 | xlnx,bus-width = <128>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 316 | iommus = <&smmu 0x14ea>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 317 | power-domains = <&zynqmp_firmware PD_GDMA>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 318 | }; |
| 319 | |
Shravya Kumbham | afab9b3 | 2022-01-14 12:44:06 +0100 | [diff] [blame] | 320 | fpd_dma_chan4: dma-controller@fd530000 { |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 321 | status = "disabled"; |
| 322 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 323 | reg = <0x0 0xfd530000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 324 | interrupt-parent = <&gic>; |
| 325 | interrupts = <0 127 4>; |
VNSL Durga | 7b3cb89 | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 326 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 745ea1a | 2022-12-09 13:56:37 +0100 | [diff] [blame] | 327 | #dma-cells = <1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 328 | xlnx,bus-width = <128>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 329 | iommus = <&smmu 0x14eb>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 330 | power-domains = <&zynqmp_firmware PD_GDMA>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 331 | }; |
| 332 | |
Shravya Kumbham | afab9b3 | 2022-01-14 12:44:06 +0100 | [diff] [blame] | 333 | fpd_dma_chan5: dma-controller@fd540000 { |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 334 | status = "disabled"; |
| 335 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 336 | reg = <0x0 0xfd540000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 337 | interrupt-parent = <&gic>; |
| 338 | interrupts = <0 128 4>; |
VNSL Durga | 7b3cb89 | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 339 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 745ea1a | 2022-12-09 13:56:37 +0100 | [diff] [blame] | 340 | #dma-cells = <1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 341 | xlnx,bus-width = <128>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 342 | iommus = <&smmu 0x14ec>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 343 | power-domains = <&zynqmp_firmware PD_GDMA>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 344 | }; |
| 345 | |
Shravya Kumbham | afab9b3 | 2022-01-14 12:44:06 +0100 | [diff] [blame] | 346 | fpd_dma_chan6: dma-controller@fd550000 { |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 347 | status = "disabled"; |
| 348 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 349 | reg = <0x0 0xfd550000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 350 | interrupt-parent = <&gic>; |
| 351 | interrupts = <0 129 4>; |
VNSL Durga | 7b3cb89 | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 352 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 745ea1a | 2022-12-09 13:56:37 +0100 | [diff] [blame] | 353 | #dma-cells = <1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 354 | xlnx,bus-width = <128>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 355 | iommus = <&smmu 0x14ed>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 356 | power-domains = <&zynqmp_firmware PD_GDMA>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 357 | }; |
| 358 | |
Shravya Kumbham | afab9b3 | 2022-01-14 12:44:06 +0100 | [diff] [blame] | 359 | fpd_dma_chan7: dma-controller@fd560000 { |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 360 | status = "disabled"; |
| 361 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 362 | reg = <0x0 0xfd560000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 363 | interrupt-parent = <&gic>; |
| 364 | interrupts = <0 130 4>; |
VNSL Durga | 7b3cb89 | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 365 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 745ea1a | 2022-12-09 13:56:37 +0100 | [diff] [blame] | 366 | #dma-cells = <1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 367 | xlnx,bus-width = <128>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 368 | iommus = <&smmu 0x14ee>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 369 | power-domains = <&zynqmp_firmware PD_GDMA>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 370 | }; |
| 371 | |
Shravya Kumbham | afab9b3 | 2022-01-14 12:44:06 +0100 | [diff] [blame] | 372 | fpd_dma_chan8: dma-controller@fd570000 { |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 373 | status = "disabled"; |
| 374 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 375 | reg = <0x0 0xfd570000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 376 | interrupt-parent = <&gic>; |
| 377 | interrupts = <0 131 4>; |
VNSL Durga | 7b3cb89 | 2016-03-24 22:45:12 +0530 | [diff] [blame] | 378 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 745ea1a | 2022-12-09 13:56:37 +0100 | [diff] [blame] | 379 | #dma-cells = <1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 380 | xlnx,bus-width = <128>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 381 | iommus = <&smmu 0x14ef>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 382 | power-domains = <&zynqmp_firmware PD_GDMA>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 383 | }; |
| 384 | |
Michal Simek | 26cbd92 | 2020-09-29 13:43:22 +0200 | [diff] [blame] | 385 | gic: interrupt-controller@f9010000 { |
| 386 | compatible = "arm,gic-400"; |
| 387 | #interrupt-cells = <3>; |
| 388 | reg = <0x0 0xf9010000 0x0 0x10000>, |
| 389 | <0x0 0xf9020000 0x0 0x20000>, |
| 390 | <0x0 0xf9040000 0x0 0x20000>, |
| 391 | <0x0 0xf9060000 0x0 0x20000>; |
| 392 | interrupt-controller; |
| 393 | interrupt-parent = <&gic>; |
| 394 | interrupts = <1 9 0xf04>; |
| 395 | }; |
| 396 | |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 397 | gpu: gpu@fd4b0000 { |
| 398 | status = "disabled"; |
| 399 | compatible = "arm,mali-400", "arm,mali-utgard"; |
Hyun Kwon | 991faf7 | 2017-08-21 18:54:29 -0700 | [diff] [blame] | 400 | reg = <0x0 0xfd4b0000 0x0 0x10000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 401 | interrupt-parent = <&gic>; |
| 402 | interrupts = <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>; |
| 403 | interrupt-names = "IRQGP", "IRQGPMMU", "IRQPP0", "IRQPPMMU0", "IRQPP1", "IRQPPMMU1"; |
Madhurkiran Harikrishnan | 69819bd | 2017-02-17 04:14:45 -0800 | [diff] [blame] | 404 | clock-names = "gpu", "gpu_pp0", "gpu_pp1"; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 405 | power-domains = <&zynqmp_firmware PD_GPU>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 406 | }; |
| 407 | |
Kedareswara rao Appana | ae9342f | 2016-09-09 12:36:01 +0530 | [diff] [blame] | 408 | /* LPDDMA default allows only secured access. inorder to enable |
| 409 | * These dma channels, Users should ensure that these dma |
| 410 | * Channels are allowed for non secure access. |
| 411 | */ |
Shravya Kumbham | afab9b3 | 2022-01-14 12:44:06 +0100 | [diff] [blame] | 412 | lpd_dma_chan1: dma-controller@ffa80000 { |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 413 | status = "disabled"; |
| 414 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 415 | reg = <0x0 0xffa80000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 416 | interrupt-parent = <&gic>; |
| 417 | interrupts = <0 77 4>; |
Michal Simek | 91ab825 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 418 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 745ea1a | 2022-12-09 13:56:37 +0100 | [diff] [blame] | 419 | #dma-cells = <1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 420 | xlnx,bus-width = <64>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 421 | iommus = <&smmu 0x868>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 422 | power-domains = <&zynqmp_firmware PD_ADMA>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 423 | }; |
| 424 | |
Shravya Kumbham | afab9b3 | 2022-01-14 12:44:06 +0100 | [diff] [blame] | 425 | lpd_dma_chan2: dma-controller@ffa90000 { |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 426 | status = "disabled"; |
| 427 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 428 | reg = <0x0 0xffa90000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 429 | interrupt-parent = <&gic>; |
| 430 | interrupts = <0 78 4>; |
Michal Simek | 91ab825 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 431 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 745ea1a | 2022-12-09 13:56:37 +0100 | [diff] [blame] | 432 | #dma-cells = <1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 433 | xlnx,bus-width = <64>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 434 | iommus = <&smmu 0x869>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 435 | power-domains = <&zynqmp_firmware PD_ADMA>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 436 | }; |
| 437 | |
Shravya Kumbham | afab9b3 | 2022-01-14 12:44:06 +0100 | [diff] [blame] | 438 | lpd_dma_chan3: dma-controller@ffaa0000 { |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 439 | status = "disabled"; |
| 440 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 441 | reg = <0x0 0xffaa0000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 442 | interrupt-parent = <&gic>; |
| 443 | interrupts = <0 79 4>; |
Michal Simek | 91ab825 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 444 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 745ea1a | 2022-12-09 13:56:37 +0100 | [diff] [blame] | 445 | #dma-cells = <1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 446 | xlnx,bus-width = <64>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 447 | iommus = <&smmu 0x86a>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 448 | power-domains = <&zynqmp_firmware PD_ADMA>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 449 | }; |
| 450 | |
Shravya Kumbham | afab9b3 | 2022-01-14 12:44:06 +0100 | [diff] [blame] | 451 | lpd_dma_chan4: dma-controller@ffab0000 { |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 452 | status = "disabled"; |
| 453 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 454 | reg = <0x0 0xffab0000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 455 | interrupt-parent = <&gic>; |
| 456 | interrupts = <0 80 4>; |
Michal Simek | 91ab825 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 457 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 745ea1a | 2022-12-09 13:56:37 +0100 | [diff] [blame] | 458 | #dma-cells = <1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 459 | xlnx,bus-width = <64>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 460 | iommus = <&smmu 0x86b>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 461 | power-domains = <&zynqmp_firmware PD_ADMA>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 462 | }; |
| 463 | |
Shravya Kumbham | afab9b3 | 2022-01-14 12:44:06 +0100 | [diff] [blame] | 464 | lpd_dma_chan5: dma-controller@ffac0000 { |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 465 | status = "disabled"; |
| 466 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 467 | reg = <0x0 0xffac0000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 468 | interrupt-parent = <&gic>; |
| 469 | interrupts = <0 81 4>; |
Michal Simek | 91ab825 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 470 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 745ea1a | 2022-12-09 13:56:37 +0100 | [diff] [blame] | 471 | #dma-cells = <1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 472 | xlnx,bus-width = <64>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 473 | iommus = <&smmu 0x86c>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 474 | power-domains = <&zynqmp_firmware PD_ADMA>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 475 | }; |
| 476 | |
Shravya Kumbham | afab9b3 | 2022-01-14 12:44:06 +0100 | [diff] [blame] | 477 | lpd_dma_chan6: dma-controller@ffad0000 { |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 478 | status = "disabled"; |
| 479 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 480 | reg = <0x0 0xffad0000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 481 | interrupt-parent = <&gic>; |
| 482 | interrupts = <0 82 4>; |
Michal Simek | 91ab825 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 483 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 745ea1a | 2022-12-09 13:56:37 +0100 | [diff] [blame] | 484 | #dma-cells = <1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 485 | xlnx,bus-width = <64>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 486 | iommus = <&smmu 0x86d>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 487 | power-domains = <&zynqmp_firmware PD_ADMA>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 488 | }; |
| 489 | |
Shravya Kumbham | afab9b3 | 2022-01-14 12:44:06 +0100 | [diff] [blame] | 490 | lpd_dma_chan7: dma-controller@ffae0000 { |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 491 | status = "disabled"; |
| 492 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 493 | reg = <0x0 0xffae0000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 494 | interrupt-parent = <&gic>; |
| 495 | interrupts = <0 83 4>; |
Michal Simek | 91ab825 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 496 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 745ea1a | 2022-12-09 13:56:37 +0100 | [diff] [blame] | 497 | #dma-cells = <1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 498 | xlnx,bus-width = <64>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 499 | iommus = <&smmu 0x86e>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 500 | power-domains = <&zynqmp_firmware PD_ADMA>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 501 | }; |
| 502 | |
Shravya Kumbham | afab9b3 | 2022-01-14 12:44:06 +0100 | [diff] [blame] | 503 | lpd_dma_chan8: dma-controller@ffaf0000 { |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 504 | status = "disabled"; |
| 505 | compatible = "xlnx,zynqmp-dma-1.0"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 506 | reg = <0x0 0xffaf0000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 507 | interrupt-parent = <&gic>; |
| 508 | interrupts = <0 84 4>; |
Michal Simek | 91ab825 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 509 | clock-names = "clk_main", "clk_apb"; |
Michal Simek | 745ea1a | 2022-12-09 13:56:37 +0100 | [diff] [blame] | 510 | #dma-cells = <1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 511 | xlnx,bus-width = <64>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 512 | iommus = <&smmu 0x86f>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 513 | power-domains = <&zynqmp_firmware PD_ADMA>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 514 | }; |
| 515 | |
Naga Sureshkumar Relli | de96a3e | 2016-03-11 13:10:26 +0530 | [diff] [blame] | 516 | mc: memory-controller@fd070000 { |
| 517 | compatible = "xlnx,zynqmp-ddrc-2.40a"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 518 | reg = <0x0 0xfd070000 0x0 0x30000>; |
Naga Sureshkumar Relli | de96a3e | 2016-03-11 13:10:26 +0530 | [diff] [blame] | 519 | interrupt-parent = <&gic>; |
| 520 | interrupts = <0 112 4>; |
| 521 | }; |
| 522 | |
Michal Simek | 958c0e9 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 523 | nand0: nand-controller@ff100000 { |
| 524 | compatible = "xlnx,zynqmp-nand-controller", "arasan,nfc-v3p10"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 525 | status = "disabled"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 526 | reg = <0x0 0xff100000 0x0 0x1000>; |
Amit Kumar Mahapatra | c0504ca | 2021-02-23 13:47:20 -0700 | [diff] [blame] | 527 | clock-names = "controller", "bus"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 528 | interrupt-parent = <&gic>; |
| 529 | interrupts = <0 14 4>; |
Naga Sureshkumar Relli | e007a35 | 2017-01-23 16:20:37 +0530 | [diff] [blame] | 530 | #address-cells = <1>; |
| 531 | #size-cells = <0>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 532 | iommus = <&smmu 0x872>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 533 | power-domains = <&zynqmp_firmware PD_NAND>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 534 | }; |
| 535 | |
| 536 | gem0: ethernet@ff0b0000 { |
Michal Simek | a8ecf55 | 2023-02-06 13:50:00 +0100 | [diff] [blame] | 537 | compatible = "xlnx,zynqmp-gem", "cdns,gem"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 538 | status = "disabled"; |
| 539 | interrupt-parent = <&gic>; |
| 540 | interrupts = <0 57 4>, <0 57 4>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 541 | reg = <0x0 0xff0b0000 0x0 0x1000>; |
Michal Simek | 90c43f6 | 2021-11-18 13:42:28 +0100 | [diff] [blame] | 542 | clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 543 | #address-cells = <1>; |
| 544 | #size-cells = <0>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 545 | iommus = <&smmu 0x874>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 546 | power-domains = <&zynqmp_firmware PD_ETH_0>; |
Michal Simek | 676c2af | 2021-11-18 13:42:27 +0100 | [diff] [blame] | 547 | resets = <&zynqmp_reset ZYNQMP_RESET_GEM0>; |
Michal Simek | 7159a44 | 2022-12-09 13:56:38 +0100 | [diff] [blame] | 548 | reset-names = "gem0_rst"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 549 | }; |
| 550 | |
| 551 | gem1: ethernet@ff0c0000 { |
Michal Simek | a8ecf55 | 2023-02-06 13:50:00 +0100 | [diff] [blame] | 552 | compatible = "xlnx,zynqmp-gem", "cdns,gem"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 553 | status = "disabled"; |
| 554 | interrupt-parent = <&gic>; |
| 555 | interrupts = <0 59 4>, <0 59 4>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 556 | reg = <0x0 0xff0c0000 0x0 0x1000>; |
Michal Simek | 90c43f6 | 2021-11-18 13:42:28 +0100 | [diff] [blame] | 557 | clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 558 | #address-cells = <1>; |
| 559 | #size-cells = <0>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 560 | iommus = <&smmu 0x875>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 561 | power-domains = <&zynqmp_firmware PD_ETH_1>; |
Michal Simek | 676c2af | 2021-11-18 13:42:27 +0100 | [diff] [blame] | 562 | resets = <&zynqmp_reset ZYNQMP_RESET_GEM1>; |
Michal Simek | 7159a44 | 2022-12-09 13:56:38 +0100 | [diff] [blame] | 563 | reset-names = "gem1_rst"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 564 | }; |
| 565 | |
| 566 | gem2: ethernet@ff0d0000 { |
Michal Simek | a8ecf55 | 2023-02-06 13:50:00 +0100 | [diff] [blame] | 567 | compatible = "xlnx,zynqmp-gem", "cdns,gem"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 568 | status = "disabled"; |
| 569 | interrupt-parent = <&gic>; |
| 570 | interrupts = <0 61 4>, <0 61 4>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 571 | reg = <0x0 0xff0d0000 0x0 0x1000>; |
Michal Simek | 90c43f6 | 2021-11-18 13:42:28 +0100 | [diff] [blame] | 572 | clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 573 | #address-cells = <1>; |
| 574 | #size-cells = <0>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 575 | iommus = <&smmu 0x876>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 576 | power-domains = <&zynqmp_firmware PD_ETH_2>; |
Michal Simek | 676c2af | 2021-11-18 13:42:27 +0100 | [diff] [blame] | 577 | resets = <&zynqmp_reset ZYNQMP_RESET_GEM2>; |
Michal Simek | 7159a44 | 2022-12-09 13:56:38 +0100 | [diff] [blame] | 578 | reset-names = "gem2_rst"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 579 | }; |
| 580 | |
| 581 | gem3: ethernet@ff0e0000 { |
Michal Simek | a8ecf55 | 2023-02-06 13:50:00 +0100 | [diff] [blame] | 582 | compatible = "xlnx,zynqmp-gem", "cdns,gem"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 583 | status = "disabled"; |
| 584 | interrupt-parent = <&gic>; |
| 585 | interrupts = <0 63 4>, <0 63 4>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 586 | reg = <0x0 0xff0e0000 0x0 0x1000>; |
Michal Simek | 90c43f6 | 2021-11-18 13:42:28 +0100 | [diff] [blame] | 587 | clock-names = "pclk", "hclk", "tx_clk", "rx_clk", "tsu_clk"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 588 | #address-cells = <1>; |
| 589 | #size-cells = <0>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 590 | iommus = <&smmu 0x877>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 591 | power-domains = <&zynqmp_firmware PD_ETH_3>; |
Michal Simek | 676c2af | 2021-11-18 13:42:27 +0100 | [diff] [blame] | 592 | resets = <&zynqmp_reset ZYNQMP_RESET_GEM3>; |
Michal Simek | 7159a44 | 2022-12-09 13:56:38 +0100 | [diff] [blame] | 593 | reset-names = "gem3_rst"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 594 | }; |
| 595 | |
| 596 | gpio: gpio@ff0a0000 { |
| 597 | compatible = "xlnx,zynqmp-gpio-1.0"; |
| 598 | status = "disabled"; |
| 599 | #gpio-cells = <0x2>; |
Michal Simek | 3d5f0f6 | 2020-01-09 13:10:59 +0100 | [diff] [blame] | 600 | gpio-controller; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 601 | interrupt-parent = <&gic>; |
| 602 | interrupts = <0 16 4>; |
Michal Simek | 7e2df45 | 2016-10-20 10:26:13 +0200 | [diff] [blame] | 603 | interrupt-controller; |
| 604 | #interrupt-cells = <2>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 605 | reg = <0x0 0xff0a0000 0x0 0x1000>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 606 | power-domains = <&zynqmp_firmware PD_GPIO>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 607 | }; |
| 608 | |
| 609 | i2c0: i2c@ff020000 { |
Michal Simek | 26cbd92 | 2020-09-29 13:43:22 +0200 | [diff] [blame] | 610 | compatible = "cdns,i2c-r1p14"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 611 | status = "disabled"; |
| 612 | interrupt-parent = <&gic>; |
| 613 | interrupts = <0 17 4>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 614 | reg = <0x0 0xff020000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 615 | #address-cells = <1>; |
| 616 | #size-cells = <0>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 617 | power-domains = <&zynqmp_firmware PD_I2C_0>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 618 | }; |
| 619 | |
| 620 | i2c1: i2c@ff030000 { |
Michal Simek | 26cbd92 | 2020-09-29 13:43:22 +0200 | [diff] [blame] | 621 | compatible = "cdns,i2c-r1p14"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 622 | status = "disabled"; |
| 623 | interrupt-parent = <&gic>; |
| 624 | interrupts = <0 18 4>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 625 | reg = <0x0 0xff030000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 626 | #address-cells = <1>; |
| 627 | #size-cells = <0>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 628 | power-domains = <&zynqmp_firmware PD_I2C_1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 629 | }; |
| 630 | |
Naga Sureshkumar Relli | 104b4fc | 2016-05-18 12:23:13 +0530 | [diff] [blame] | 631 | ocm: memory-controller@ff960000 { |
| 632 | compatible = "xlnx,zynqmp-ocmc-1.0"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 633 | reg = <0x0 0xff960000 0x0 0x1000>; |
Naga Sureshkumar Relli | 104b4fc | 2016-05-18 12:23:13 +0530 | [diff] [blame] | 634 | interrupt-parent = <&gic>; |
| 635 | interrupts = <0 10 4>; |
| 636 | }; |
| 637 | |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 638 | pcie: pcie@fd0e0000 { |
| 639 | compatible = "xlnx,nwl-pcie-2.11"; |
| 640 | status = "disabled"; |
| 641 | #address-cells = <3>; |
| 642 | #size-cells = <2>; |
| 643 | #interrupt-cells = <1>; |
Bharat Kumar Gogada | e44f69d | 2016-07-19 20:49:29 +0530 | [diff] [blame] | 644 | msi-controller; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 645 | device_type = "pci"; |
| 646 | interrupt-parent = <&gic>; |
Michal Simek | f9fda43 | 2016-01-20 12:59:23 +0100 | [diff] [blame] | 647 | interrupts = <0 118 4>, |
Bharat Kumar Gogada | e44f69d | 2016-07-19 20:49:29 +0530 | [diff] [blame] | 648 | <0 117 4>, |
Michal Simek | f9fda43 | 2016-01-20 12:59:23 +0100 | [diff] [blame] | 649 | <0 116 4>, |
| 650 | <0 115 4>, /* MSI_1 [63...32] */ |
| 651 | <0 114 4>; /* MSI_0 [31...0] */ |
Michal Simek | 91ab825 | 2018-01-17 16:32:33 +0100 | [diff] [blame] | 652 | interrupt-names = "misc", "dummy", "intx", |
| 653 | "msi1", "msi0"; |
Bharat Kumar Gogada | e44f69d | 2016-07-19 20:49:29 +0530 | [diff] [blame] | 654 | msi-parent = <&pcie>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 655 | reg = <0x0 0xfd0e0000 0x0 0x1000>, |
| 656 | <0x0 0xfd480000 0x0 0x1000>, |
Bharat Kumar Gogada | e829f07 | 2016-08-02 20:34:13 +0530 | [diff] [blame] | 657 | <0x80 0x00000000 0x0 0x1000000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 658 | reg-names = "breg", "pcireg", "cfg"; |
Michal Simek | 26cbd92 | 2020-09-29 13:43:22 +0200 | [diff] [blame] | 659 | ranges = <0x02000000 0x00000000 0xe0000000 0x00000000 0xe0000000 0x00000000 0x10000000>,/* non-prefetchable memory */ |
| 660 | <0x43000000 0x00000006 0x00000000 0x00000006 0x00000000 0x00000002 0x00000000>;/* prefetchable memory */ |
Rob Herring | 1559f56 | 2017-03-21 21:03:13 -0500 | [diff] [blame] | 661 | bus-range = <0x00 0xff>; |
Bharat Kumar Gogada | f6e02b3 | 2016-02-15 21:18:58 +0530 | [diff] [blame] | 662 | interrupt-map-mask = <0x0 0x0 0x0 0x7>; |
| 663 | interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>, |
| 664 | <0x0 0x0 0x0 0x2 &pcie_intc 0x2>, |
| 665 | <0x0 0x0 0x0 0x3 &pcie_intc 0x3>, |
| 666 | <0x0 0x0 0x0 0x4 &pcie_intc 0x4>; |
Stefano Stabellini | f8a9daa | 2021-05-05 14:18:21 -0700 | [diff] [blame] | 667 | iommus = <&smmu 0x4d0>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 668 | power-domains = <&zynqmp_firmware PD_PCIE>; |
Bharat Kumar Gogada | f6e02b3 | 2016-02-15 21:18:58 +0530 | [diff] [blame] | 669 | pcie_intc: legacy-interrupt-controller { |
| 670 | interrupt-controller; |
| 671 | #address-cells = <0>; |
| 672 | #interrupt-cells = <1>; |
| 673 | }; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 674 | }; |
| 675 | |
| 676 | qspi: spi@ff0f0000 { |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 677 | bootph-all; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 678 | compatible = "xlnx,zynqmp-qspi-1.0"; |
| 679 | status = "disabled"; |
| 680 | clock-names = "ref_clk", "pclk"; |
| 681 | interrupts = <0 15 4>; |
| 682 | interrupt-parent = <&gic>; |
| 683 | num-cs = <1>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 684 | reg = <0x0 0xff0f0000 0x0 0x1000>, |
| 685 | <0x0 0xc0000000 0x0 0x8000000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 686 | #address-cells = <1>; |
| 687 | #size-cells = <0>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 688 | iommus = <&smmu 0x873>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 689 | power-domains = <&zynqmp_firmware PD_QSPI>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 690 | }; |
| 691 | |
Michal Simek | 958c0e9 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 692 | psgtr: phy@fd400000 { |
| 693 | compatible = "xlnx,zynqmp-psgtr-v1.1"; |
| 694 | status = "disabled"; |
| 695 | reg = <0x0 0xfd400000 0x0 0x40000>, |
| 696 | <0x0 0xfd3d0000 0x0 0x1000>; |
| 697 | reg-names = "serdes", "siou"; |
| 698 | #phy-cells = <4>; |
| 699 | }; |
| 700 | |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 701 | rtc: rtc@ffa60000 { |
| 702 | compatible = "xlnx,zynqmp-rtc"; |
| 703 | status = "disabled"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 704 | reg = <0x0 0xffa60000 0x0 0x100>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 705 | interrupt-parent = <&gic>; |
| 706 | interrupts = <0 26 4>, <0 27 4>; |
| 707 | interrupt-names = "alarm", "sec"; |
Srinivas Neeli | 45b66c4 | 2021-03-08 14:05:19 +0530 | [diff] [blame] | 708 | calibration = <0x7FFF>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 709 | }; |
| 710 | |
| 711 | sata: ahci@fd0c0000 { |
| 712 | compatible = "ceva,ahci-1v84"; |
| 713 | status = "disabled"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 714 | reg = <0x0 0xfd0c0000 0x0 0x2000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 715 | interrupt-parent = <&gic>; |
| 716 | interrupts = <0 133 4>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 717 | power-domains = <&zynqmp_firmware PD_SATA>; |
Michal Simek | 04fd541 | 2021-05-27 13:49:05 +0200 | [diff] [blame] | 718 | resets = <&zynqmp_reset ZYNQMP_RESET_SATA>; |
Anurag Kumar Vulisha | 4e2aaef | 2017-07-04 20:03:42 +0530 | [diff] [blame] | 719 | iommus = <&smmu 0x4c0>, <&smmu 0x4c1>, |
| 720 | <&smmu 0x4c2>, <&smmu 0x4c3>; |
| 721 | /* dma-coherent; */ |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 722 | }; |
| 723 | |
Siva Durga Prasad Paladugu | e91778d | 2019-01-03 15:44:24 +0530 | [diff] [blame] | 724 | sdhci0: mmc@ff160000 { |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 725 | bootph-all; |
Sai Krishna Potthuri | 02550fb | 2016-08-16 14:41:35 +0530 | [diff] [blame] | 726 | compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 727 | status = "disabled"; |
| 728 | interrupt-parent = <&gic>; |
| 729 | interrupts = <0 48 4>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 730 | reg = <0x0 0xff160000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 731 | clock-names = "clk_xin", "clk_ahb"; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 732 | iommus = <&smmu 0x870>; |
Ashok Reddy Soma | c6e9788 | 2020-02-17 23:32:57 -0700 | [diff] [blame] | 733 | #clock-cells = <1>; |
| 734 | clock-output-names = "clk_out_sd0", "clk_in_sd0"; |
Michal Simek | 958c0e9 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 735 | power-domains = <&zynqmp_firmware PD_SD_0>; |
Sai Krishna Potthuri | 6602df4 | 2022-02-28 15:59:29 +0100 | [diff] [blame] | 736 | resets = <&zynqmp_reset ZYNQMP_RESET_SDIO0>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 737 | }; |
| 738 | |
Siva Durga Prasad Paladugu | e91778d | 2019-01-03 15:44:24 +0530 | [diff] [blame] | 739 | sdhci1: mmc@ff170000 { |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 740 | bootph-all; |
Sai Krishna Potthuri | 02550fb | 2016-08-16 14:41:35 +0530 | [diff] [blame] | 741 | compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 742 | status = "disabled"; |
| 743 | interrupt-parent = <&gic>; |
| 744 | interrupts = <0 49 4>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 745 | reg = <0x0 0xff170000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 746 | clock-names = "clk_xin", "clk_ahb"; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 747 | iommus = <&smmu 0x871>; |
Ashok Reddy Soma | c6e9788 | 2020-02-17 23:32:57 -0700 | [diff] [blame] | 748 | #clock-cells = <1>; |
| 749 | clock-output-names = "clk_out_sd1", "clk_in_sd1"; |
Michal Simek | 958c0e9 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 750 | power-domains = <&zynqmp_firmware PD_SD_1>; |
Sai Krishna Potthuri | 6602df4 | 2022-02-28 15:59:29 +0100 | [diff] [blame] | 751 | resets = <&zynqmp_reset ZYNQMP_RESET_SDIO1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 752 | }; |
| 753 | |
Michal Simek | 26cbd92 | 2020-09-29 13:43:22 +0200 | [diff] [blame] | 754 | smmu: iommu@fd800000 { |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 755 | compatible = "arm,mmu-500"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 756 | reg = <0x0 0xfd800000 0x0 0x20000>; |
Michal Simek | 8db0faa | 2016-04-06 10:43:23 +0200 | [diff] [blame] | 757 | #iommu-cells = <1>; |
Naga Sureshkumar Relli | 033f87c | 2017-03-09 20:00:13 +0530 | [diff] [blame] | 758 | status = "disabled"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 759 | #global-interrupts = <1>; |
| 760 | interrupt-parent = <&gic>; |
Edgar E. Iglesias | f1880d8 | 2015-11-26 14:12:19 +0100 | [diff] [blame] | 761 | interrupts = <0 155 4>, |
| 762 | <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>, |
| 763 | <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>, |
| 764 | <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>, |
| 765 | <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 766 | }; |
| 767 | |
| 768 | spi0: spi@ff040000 { |
| 769 | compatible = "cdns,spi-r1p6"; |
| 770 | status = "disabled"; |
| 771 | interrupt-parent = <&gic>; |
| 772 | interrupts = <0 19 4>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 773 | reg = <0x0 0xff040000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 774 | clock-names = "ref_clk", "pclk"; |
| 775 | #address-cells = <1>; |
| 776 | #size-cells = <0>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 777 | power-domains = <&zynqmp_firmware PD_SPI_0>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 778 | }; |
| 779 | |
| 780 | spi1: spi@ff050000 { |
| 781 | compatible = "cdns,spi-r1p6"; |
| 782 | status = "disabled"; |
| 783 | interrupt-parent = <&gic>; |
| 784 | interrupts = <0 20 4>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 785 | reg = <0x0 0xff050000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 786 | clock-names = "ref_clk", "pclk"; |
| 787 | #address-cells = <1>; |
| 788 | #size-cells = <0>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 789 | power-domains = <&zynqmp_firmware PD_SPI_1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 790 | }; |
| 791 | |
| 792 | ttc0: timer@ff110000 { |
| 793 | compatible = "cdns,ttc"; |
| 794 | status = "disabled"; |
| 795 | interrupt-parent = <&gic>; |
| 796 | interrupts = <0 36 4>, <0 37 4>, <0 38 4>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 797 | reg = <0x0 0xff110000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 798 | timer-width = <32>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 799 | power-domains = <&zynqmp_firmware PD_TTC_0>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 800 | }; |
| 801 | |
| 802 | ttc1: timer@ff120000 { |
| 803 | compatible = "cdns,ttc"; |
| 804 | status = "disabled"; |
| 805 | interrupt-parent = <&gic>; |
| 806 | interrupts = <0 39 4>, <0 40 4>, <0 41 4>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 807 | reg = <0x0 0xff120000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 808 | timer-width = <32>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 809 | power-domains = <&zynqmp_firmware PD_TTC_1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 810 | }; |
| 811 | |
| 812 | ttc2: timer@ff130000 { |
| 813 | compatible = "cdns,ttc"; |
| 814 | status = "disabled"; |
| 815 | interrupt-parent = <&gic>; |
| 816 | interrupts = <0 42 4>, <0 43 4>, <0 44 4>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 817 | reg = <0x0 0xff130000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 818 | timer-width = <32>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 819 | power-domains = <&zynqmp_firmware PD_TTC_2>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 820 | }; |
| 821 | |
| 822 | ttc3: timer@ff140000 { |
| 823 | compatible = "cdns,ttc"; |
| 824 | status = "disabled"; |
| 825 | interrupt-parent = <&gic>; |
| 826 | interrupts = <0 45 4>, <0 46 4>, <0 47 4>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 827 | reg = <0x0 0xff140000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 828 | timer-width = <32>; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 829 | power-domains = <&zynqmp_firmware PD_TTC_3>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 830 | }; |
| 831 | |
| 832 | uart0: serial@ff000000 { |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 833 | bootph-all; |
Michal Simek | ae89fd8 | 2022-01-14 12:43:05 +0100 | [diff] [blame] | 834 | compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 835 | status = "disabled"; |
| 836 | interrupt-parent = <&gic>; |
| 837 | interrupts = <0 21 4>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 838 | reg = <0x0 0xff000000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 839 | clock-names = "uart_clk", "pclk"; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 840 | power-domains = <&zynqmp_firmware PD_UART_0>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 841 | }; |
| 842 | |
| 843 | uart1: serial@ff010000 { |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 844 | bootph-all; |
Michal Simek | ae89fd8 | 2022-01-14 12:43:05 +0100 | [diff] [blame] | 845 | compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 846 | status = "disabled"; |
| 847 | interrupt-parent = <&gic>; |
| 848 | interrupts = <0 22 4>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 849 | reg = <0x0 0xff010000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 850 | clock-names = "uart_clk", "pclk"; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 851 | power-domains = <&zynqmp_firmware PD_UART_1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 852 | }; |
| 853 | |
Michal Simek | 7aa70d5 | 2022-12-09 13:56:41 +0100 | [diff] [blame] | 854 | usb0: usb@ff9d0000 { |
Michal Simek | 13111a1 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 855 | #address-cells = <2>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 856 | #size-cells = <2>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 857 | status = "disabled"; |
Michal Simek | 13111a1 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 858 | compatible = "xlnx,zynqmp-dwc3"; |
Manish Narani | 047096e | 2017-03-27 17:47:00 +0530 | [diff] [blame] | 859 | reg = <0x0 0xff9d0000 0x0 0x100>; |
Michal Simek | 13111a1 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 860 | clock-names = "bus_clk", "ref_clk"; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 861 | power-domains = <&zynqmp_firmware PD_USB_0>; |
Michal Simek | 362082a | 2021-06-11 08:51:19 +0200 | [diff] [blame] | 862 | resets = <&zynqmp_reset ZYNQMP_RESET_USB0_CORERESET>, |
| 863 | <&zynqmp_reset ZYNQMP_RESET_USB0_HIBERRESET>, |
| 864 | <&zynqmp_reset ZYNQMP_RESET_USB0_APB>; |
| 865 | reset-names = "usb_crst", "usb_hibrst", "usb_apbrst"; |
Piyush Mehta | 949e795 | 2022-05-11 11:52:45 +0200 | [diff] [blame] | 866 | reset-gpios = <&modepin_gpio 1 GPIO_ACTIVE_LOW>; |
Michal Simek | 13111a1 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 867 | ranges; |
| 868 | |
Manish Narani | 690dec0 | 2022-01-14 12:43:35 +0100 | [diff] [blame] | 869 | dwc3_0: usb@fe200000 { |
Michal Simek | 13111a1 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 870 | compatible = "snps,dwc3"; |
| 871 | status = "disabled"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 872 | reg = <0x0 0xfe200000 0x0 0x40000>; |
Michal Simek | 13111a1 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 873 | interrupt-parent = <&gic>; |
Michal Simek | 362082a | 2021-06-11 08:51:19 +0200 | [diff] [blame] | 874 | interrupt-names = "dwc_usb3", "otg", "hiber"; |
| 875 | interrupts = <0 65 4>, <0 69 4>, <0 75 4>; |
Anurag Kumar Vulisha | 4bf99f8 | 2017-06-20 16:25:16 +0530 | [diff] [blame] | 876 | iommus = <&smmu 0x860>; |
Anurag Kumar Vulisha | 011bd7d | 2017-03-10 19:18:17 +0530 | [diff] [blame] | 877 | snps,quirk-frame-length-adjustment = <0x20>; |
Piyush Mehta | c687c65 | 2022-08-23 15:03:31 +0200 | [diff] [blame] | 878 | clock-names = "ref"; |
Michal Simek | 362082a | 2021-06-11 08:51:19 +0200 | [diff] [blame] | 879 | snps,enable_guctl1_resume_quirk; |
| 880 | snps,enable_guctl1_ipd_quirk; |
| 881 | snps,xhci-stream-quirk; |
Michael Grzeschik | 073fd52 | 2022-10-23 23:56:49 +0200 | [diff] [blame] | 882 | snps,resume-hs-terminations; |
Manish Narani | 047096e | 2017-03-27 17:47:00 +0530 | [diff] [blame] | 883 | /* dma-coherent; */ |
Michal Simek | 13111a1 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 884 | }; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 885 | }; |
| 886 | |
Michal Simek | 7aa70d5 | 2022-12-09 13:56:41 +0100 | [diff] [blame] | 887 | usb1: usb@ff9e0000 { |
Michal Simek | 13111a1 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 888 | #address-cells = <2>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 889 | #size-cells = <2>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 890 | status = "disabled"; |
Michal Simek | 13111a1 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 891 | compatible = "xlnx,zynqmp-dwc3"; |
Manish Narani | 047096e | 2017-03-27 17:47:00 +0530 | [diff] [blame] | 892 | reg = <0x0 0xff9e0000 0x0 0x100>; |
Michal Simek | 13111a1 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 893 | clock-names = "bus_clk", "ref_clk"; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 894 | power-domains = <&zynqmp_firmware PD_USB_1>; |
Michal Simek | 362082a | 2021-06-11 08:51:19 +0200 | [diff] [blame] | 895 | resets = <&zynqmp_reset ZYNQMP_RESET_USB1_CORERESET>, |
| 896 | <&zynqmp_reset ZYNQMP_RESET_USB1_HIBERRESET>, |
| 897 | <&zynqmp_reset ZYNQMP_RESET_USB1_APB>; |
| 898 | reset-names = "usb_crst", "usb_hibrst", "usb_apbrst"; |
Michal Simek | 13111a1 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 899 | ranges; |
| 900 | |
Manish Narani | 690dec0 | 2022-01-14 12:43:35 +0100 | [diff] [blame] | 901 | dwc3_1: usb@fe300000 { |
Michal Simek | 13111a1 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 902 | compatible = "snps,dwc3"; |
| 903 | status = "disabled"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 904 | reg = <0x0 0xfe300000 0x0 0x40000>; |
Michal Simek | 13111a1 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 905 | interrupt-parent = <&gic>; |
Michal Simek | 362082a | 2021-06-11 08:51:19 +0200 | [diff] [blame] | 906 | interrupt-names = "dwc_usb3", "otg", "hiber"; |
| 907 | interrupts = <0 70 4>, <0 74 4>, <0 76 4>; |
Anurag Kumar Vulisha | 4bf99f8 | 2017-06-20 16:25:16 +0530 | [diff] [blame] | 908 | iommus = <&smmu 0x861>; |
Anurag Kumar Vulisha | 011bd7d | 2017-03-10 19:18:17 +0530 | [diff] [blame] | 909 | snps,quirk-frame-length-adjustment = <0x20>; |
Piyush Mehta | c687c65 | 2022-08-23 15:03:31 +0200 | [diff] [blame] | 910 | clock-names = "ref"; |
Michal Simek | 362082a | 2021-06-11 08:51:19 +0200 | [diff] [blame] | 911 | snps,enable_guctl1_resume_quirk; |
| 912 | snps,enable_guctl1_ipd_quirk; |
| 913 | snps,xhci-stream-quirk; |
Michael Grzeschik | 073fd52 | 2022-10-23 23:56:49 +0200 | [diff] [blame] | 914 | snps,resume-hs-terminations; |
Manish Narani | 047096e | 2017-03-27 17:47:00 +0530 | [diff] [blame] | 915 | /* dma-coherent; */ |
Michal Simek | 13111a1 | 2016-04-07 15:06:07 +0200 | [diff] [blame] | 916 | }; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 917 | }; |
| 918 | |
| 919 | watchdog0: watchdog@fd4d0000 { |
| 920 | compatible = "cdns,wdt-r1p2"; |
| 921 | status = "disabled"; |
| 922 | interrupt-parent = <&gic>; |
Punnaiah Choudary Kalluri | d67bab6 | 2015-11-04 12:34:17 +0530 | [diff] [blame] | 923 | interrupts = <0 113 1>; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 924 | reg = <0x0 0xfd4d0000 0x0 0x1000>; |
Mounika Grace Akula | 7db8241 | 2018-10-09 20:52:50 +0530 | [diff] [blame] | 925 | timeout-sec = <60>; |
| 926 | reset-on-timeout; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 927 | }; |
| 928 | |
Michal Simek | 7b6280e | 2018-07-18 09:25:43 +0200 | [diff] [blame] | 929 | lpd_watchdog: watchdog@ff150000 { |
| 930 | compatible = "cdns,wdt-r1p2"; |
| 931 | status = "disabled"; |
| 932 | interrupt-parent = <&gic>; |
| 933 | interrupts = <0 52 1>; |
| 934 | reg = <0x0 0xff150000 0x0 0x1000>; |
| 935 | timeout-sec = <10>; |
| 936 | }; |
| 937 | |
Michal Simek | 1bb4be3 | 2017-11-02 12:04:43 +0100 | [diff] [blame] | 938 | xilinx_ams: ams@ffa50000 { |
| 939 | compatible = "xlnx,zynqmp-ams"; |
| 940 | status = "disabled"; |
| 941 | interrupt-parent = <&gic>; |
| 942 | interrupts = <0 56 4>; |
| 943 | interrupt-names = "ams-irq"; |
| 944 | reg = <0x0 0xffa50000 0x0 0x800>; |
| 945 | reg-names = "ams-base"; |
Michal Simek | 2245916 | 2022-12-09 13:56:39 +0100 | [diff] [blame] | 946 | #address-cells = <1>; |
| 947 | #size-cells = <1>; |
Michal Simek | 1bb4be3 | 2017-11-02 12:04:43 +0100 | [diff] [blame] | 948 | #io-channel-cells = <1>; |
Michal Simek | 2245916 | 2022-12-09 13:56:39 +0100 | [diff] [blame] | 949 | ranges = <0 0 0xffa50800 0x800>; |
Michal Simek | 1bb4be3 | 2017-11-02 12:04:43 +0100 | [diff] [blame] | 950 | |
Michal Simek | 2245916 | 2022-12-09 13:56:39 +0100 | [diff] [blame] | 951 | ams_ps: ams_ps@0 { |
Michal Simek | 1bb4be3 | 2017-11-02 12:04:43 +0100 | [diff] [blame] | 952 | compatible = "xlnx,zynqmp-ams-ps"; |
| 953 | status = "disabled"; |
Michal Simek | 2245916 | 2022-12-09 13:56:39 +0100 | [diff] [blame] | 954 | reg = <0x0 0x400>; |
Michal Simek | 1bb4be3 | 2017-11-02 12:04:43 +0100 | [diff] [blame] | 955 | }; |
| 956 | |
Michal Simek | 2245916 | 2022-12-09 13:56:39 +0100 | [diff] [blame] | 957 | ams_pl: ams_pl@400 { |
Michal Simek | 1bb4be3 | 2017-11-02 12:04:43 +0100 | [diff] [blame] | 958 | compatible = "xlnx,zynqmp-ams-pl"; |
| 959 | status = "disabled"; |
Michal Simek | 2245916 | 2022-12-09 13:56:39 +0100 | [diff] [blame] | 960 | reg = <0x400 0x400>; |
| 961 | #address-cells = <1>; |
| 962 | #size-cells = <0>; |
Michal Simek | 1bb4be3 | 2017-11-02 12:04:43 +0100 | [diff] [blame] | 963 | }; |
| 964 | }; |
| 965 | |
Michal Simek | 958c0e9 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 966 | zynqmp_dpdma: dma-controller@fd4c0000 { |
| 967 | compatible = "xlnx,zynqmp-dpdma"; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 968 | status = "disabled"; |
Michal Simek | 72b562a | 2016-02-11 07:19:06 +0100 | [diff] [blame] | 969 | reg = <0x0 0xfd4c0000 0x0 0x1000>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 970 | interrupts = <0 122 4>; |
| 971 | interrupt-parent = <&gic>; |
| 972 | clock-names = "axi_clk"; |
Michal Simek | 7c001dc | 2019-10-14 15:56:31 +0200 | [diff] [blame] | 973 | power-domains = <&zynqmp_firmware PD_DP>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 974 | #dma-cells = <1>; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 975 | }; |
Michal Simek | 3767425 | 2020-02-18 09:24:08 +0100 | [diff] [blame] | 976 | |
Michal Simek | 958c0e9 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 977 | zynqmp_dpsub: display@fd4a0000 { |
Simon Glass | d3a98cb | 2023-02-13 08:56:33 -0700 | [diff] [blame] | 978 | bootph-all; |
Michal Simek | 3767425 | 2020-02-18 09:24:08 +0100 | [diff] [blame] | 979 | compatible = "xlnx,zynqmp-dpsub-1.7"; |
| 980 | status = "disabled"; |
| 981 | reg = <0x0 0xfd4a0000 0x0 0x1000>, |
| 982 | <0x0 0xfd4aa000 0x0 0x1000>, |
| 983 | <0x0 0xfd4ab000 0x0 0x1000>, |
| 984 | <0x0 0xfd4ac000 0x0 0x1000>; |
| 985 | reg-names = "dp", "blend", "av_buf", "aud"; |
| 986 | interrupts = <0 119 4>; |
| 987 | interrupt-parent = <&gic>; |
Michal Simek | 3767425 | 2020-02-18 09:24:08 +0100 | [diff] [blame] | 988 | clock-names = "dp_apb_clk", "dp_aud_clk", |
| 989 | "dp_vtc_pixel_clk_in"; |
Michal Simek | 3767425 | 2020-02-18 09:24:08 +0100 | [diff] [blame] | 990 | power-domains = <&zynqmp_firmware PD_DP>; |
Michal Simek | 958c0e9 | 2020-11-26 14:25:02 +0100 | [diff] [blame] | 991 | resets = <&zynqmp_reset ZYNQMP_RESET_DP>; |
| 992 | dma-names = "vid0", "vid1", "vid2", "gfx0"; |
| 993 | dmas = <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO0>, |
| 994 | <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO1>, |
| 995 | <&zynqmp_dpdma ZYNQMP_DPDMA_VIDEO2>, |
| 996 | <&zynqmp_dpdma ZYNQMP_DPDMA_GRAPHICS>; |
Michal Simek | 3767425 | 2020-02-18 09:24:08 +0100 | [diff] [blame] | 997 | }; |
Michal Simek | 54b896f | 2015-10-30 15:39:18 +0100 | [diff] [blame] | 998 | }; |
| 999 | }; |