blob: e3e1bab64f5473ad8fe71d1cd9fb08bd7352581f [file] [log] [blame]
Stefan Roesed07117e2007-02-20 10:27:08 +01001/*
2 * (C) Copyright 2007
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * based on work by Anne Sophie Harnois <anne-sophie.harnois@nextream.fr>
6 *
7 * (C) Copyright 2001
8 * Bill Hunter, Wave 7 Optics, williamhunter@mediaone.net
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
20 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
21 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
wdenkc6097192002-11-03 00:24:07 +000028
29#include <common.h>
30#include <ppc4xx.h>
Stefan Roesed07117e2007-02-20 10:27:08 +010031#include <4xx_i2c.h>
wdenkc6097192002-11-03 00:24:07 +000032#include <i2c.h>
Stefan Roesed07117e2007-02-20 10:27:08 +010033#include <asm-ppc/io.h>
wdenkc6097192002-11-03 00:24:07 +000034
35#ifdef CONFIG_HARD_I2C
36
Wolfgang Denk6405a152006-03-31 18:32:53 +020037DECLARE_GLOBAL_DATA_PTR;
38
Stefan Roesed07117e2007-02-20 10:27:08 +010039#if defined(CONFIG_I2C_MULTI_BUS)
40/* Initialize the bus pointer to whatever one the SPD EEPROM is on.
41 * Default is bus 0. This is necessary because the DDR initialization
42 * runs from ROM, and we can't switch buses because we can't modify
43 * the global variables.
44 */
Trent Piepho3e9dabd2008-11-12 17:29:48 -080045#ifndef CONFIG_SYS_SPD_BUS_NUM
46#define CONFIG_SYS_SPD_BUS_NUM 0
Stefan Roesed07117e2007-02-20 10:27:08 +010047#endif
Trent Piepho3e9dabd2008-11-12 17:29:48 -080048static unsigned int i2c_bus_num __attribute__ ((section (".data"))) = CONFIG_SYS_SPD_BUS_NUM;
Stefan Roesed07117e2007-02-20 10:27:08 +010049#endif /* CONFIG_I2C_MULTI_BUS */
wdenkc6097192002-11-03 00:24:07 +000050
Stefan Roesed07117e2007-02-20 10:27:08 +010051static void _i2c_bus_reset(void)
wdenkc6097192002-11-03 00:24:07 +000052{
Stefan Roesed07117e2007-02-20 10:27:08 +010053 int i;
54 u8 dc;
wdenkc6097192002-11-03 00:24:07 +000055
56 /* Reset status register */
57 /* write 1 in SCMP and IRQA to clear these fields */
Stefan Roesed07117e2007-02-20 10:27:08 +010058 out_8((u8 *)IIC_STS, 0x0A);
wdenkc6097192002-11-03 00:24:07 +000059
60 /* write 1 in IRQP IRQD LA ICT XFRA to clear these fields */
Stefan Roesed07117e2007-02-20 10:27:08 +010061 out_8((u8 *)IIC_EXTSTS, 0x8F);
wdenkc6097192002-11-03 00:24:07 +000062
Wolfgang Denka1be4762008-05-20 16:00:29 +020063 /* Place chip in the reset state */
Stefan Roesed07117e2007-02-20 10:27:08 +010064 out_8((u8 *)IIC_XTCNTLSS, IIC_XTCNTLSS_SRST);
wdenkc6097192002-11-03 00:24:07 +000065
Stefan Roesed07117e2007-02-20 10:27:08 +010066 /* Check if bus is free */
67 dc = in_8((u8 *)IIC_DIRECTCNTL);
68 if (!DIRCTNL_FREE(dc)){
69 /* Try to set bus free state */
70 out_8((u8 *)IIC_DIRECTCNTL, IIC_DIRCNTL_SDAC | IIC_DIRCNTL_SCC);
71
72 /* Wait until we regain bus control */
73 for (i = 0; i < 100; ++i) {
74 dc = in_8((u8 *)IIC_DIRECTCNTL);
75 if (DIRCTNL_FREE(dc))
76 break;
77
78 /* Toggle SCL line */
79 dc ^= IIC_DIRCNTL_SCC;
80 out_8((u8 *)IIC_DIRECTCNTL, dc);
81 udelay(10);
82 dc ^= IIC_DIRCNTL_SCC;
83 out_8((u8 *)IIC_DIRECTCNTL, dc);
wdenkc6097192002-11-03 00:24:07 +000084 }
85 }
Stefan Roesed07117e2007-02-20 10:27:08 +010086
87 /* Remove reset */
88 out_8((u8 *)IIC_XTCNTLSS, 0);
wdenkc6097192002-11-03 00:24:07 +000089}
90
Stefan Roesed07117e2007-02-20 10:27:08 +010091void i2c_init(int speed, int slaveadd)
wdenkc6097192002-11-03 00:24:07 +000092{
wdenkc6097192002-11-03 00:24:07 +000093 unsigned long freqOPB;
94 int val, divisor;
Stefan Roesed07117e2007-02-20 10:27:08 +010095 int bus;
wdenkc6097192002-11-03 00:24:07 +000096
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#ifdef CONFIG_SYS_I2C_INIT_BOARD
wdenkcc1e2562003-03-06 13:39:27 +000098 /* call board specific i2c bus reset routine before accessing the */
99 /* environment, which might be in a chip on that bus. For details */
100 /* about this problem see doc/I2C_Edge_Conditions. */
101 i2c_init_board();
102#endif
103
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104 for (bus = 0; bus < CONFIG_SYS_MAX_I2C_BUS; bus++) {
Stefan Roesed07117e2007-02-20 10:27:08 +0100105 I2C_SET_BUS(bus);
wdenkc6097192002-11-03 00:24:07 +0000106
Stefan Roesed07117e2007-02-20 10:27:08 +0100107 /* Handle possible failed I2C state */
108 /* FIXME: put this into i2c_init_board()? */
109 _i2c_bus_reset();
wdenkc6097192002-11-03 00:24:07 +0000110
Stefan Roesed07117e2007-02-20 10:27:08 +0100111 /* clear lo master address */
112 out_8((u8 *)IIC_LMADR, 0);
wdenkc6097192002-11-03 00:24:07 +0000113
Stefan Roesed07117e2007-02-20 10:27:08 +0100114 /* clear hi master address */
115 out_8((u8 *)IIC_HMADR, 0);
wdenkc6097192002-11-03 00:24:07 +0000116
Stefan Roesed07117e2007-02-20 10:27:08 +0100117 /* clear lo slave address */
118 out_8((u8 *)IIC_LSADR, 0);
wdenkc6097192002-11-03 00:24:07 +0000119
Stefan Roesed07117e2007-02-20 10:27:08 +0100120 /* clear hi slave address */
121 out_8((u8 *)IIC_HSADR, 0);
wdenkc6097192002-11-03 00:24:07 +0000122
Stefan Roesed07117e2007-02-20 10:27:08 +0100123 /* Clock divide Register */
124 /* get OPB frequency */
Jeffrey Mannbbc1fc52007-04-12 14:15:59 +0200125 freqOPB = get_OPB_freq();
Stefan Roesed07117e2007-02-20 10:27:08 +0100126 /* set divisor according to freqOPB */
127 divisor = (freqOPB - 1) / 10000000;
128 if (divisor == 0)
129 divisor = 1;
130 out_8((u8 *)IIC_CLKDIV, divisor);
wdenkc6097192002-11-03 00:24:07 +0000131
Stefan Roesed07117e2007-02-20 10:27:08 +0100132 /* no interrupts */
133 out_8((u8 *)IIC_INTRMSK, 0);
wdenkc6097192002-11-03 00:24:07 +0000134
Stefan Roesed07117e2007-02-20 10:27:08 +0100135 /* clear transfer count */
136 out_8((u8 *)IIC_XFRCNT, 0);
wdenkc6097192002-11-03 00:24:07 +0000137
Stefan Roesed07117e2007-02-20 10:27:08 +0100138 /* clear extended control & stat */
139 /* write 1 in SRC SRS SWC SWS to clear these fields */
140 out_8((u8 *)IIC_XTCNTLSS, 0xF0);
wdenkc6097192002-11-03 00:24:07 +0000141
Stefan Roesed07117e2007-02-20 10:27:08 +0100142 /* Mode Control Register
143 Flush Slave/Master data buffer */
144 out_8((u8 *)IIC_MDCNTL, IIC_MDCNTL_FSDB | IIC_MDCNTL_FMDB);
wdenkc6097192002-11-03 00:24:07 +0000145
Stefan Roesed07117e2007-02-20 10:27:08 +0100146 val = in_8((u8 *)IIC_MDCNTL);
wdenkc6097192002-11-03 00:24:07 +0000147
Stefan Roesed07117e2007-02-20 10:27:08 +0100148 /* Ignore General Call, slave transfers are ignored,
149 * disable interrupts, exit unknown bus state, enable hold
150 * SCL 100kHz normaly or FastMode for 400kHz and above
151 */
wdenkc6097192002-11-03 00:24:07 +0000152
Stefan Roesed07117e2007-02-20 10:27:08 +0100153 val |= IIC_MDCNTL_EUBS|IIC_MDCNTL_HSCL;
154 if (speed >= 400000)
155 val |= IIC_MDCNTL_FSM;
156 out_8((u8 *)IIC_MDCNTL, val);
wdenkc6097192002-11-03 00:24:07 +0000157
Stefan Roesed07117e2007-02-20 10:27:08 +0100158 /* clear control reg */
159 out_8((u8 *)IIC_CNTL, 0x00);
160 }
wdenkc6097192002-11-03 00:24:07 +0000161
Stefan Roesed07117e2007-02-20 10:27:08 +0100162 /* set to SPD bus as default bus upon powerup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163 I2C_SET_BUS(CONFIG_SYS_SPD_BUS_NUM);
wdenkc6097192002-11-03 00:24:07 +0000164}
165
166/*
Stefan Roesed07117e2007-02-20 10:27:08 +0100167 * This code tries to use the features of the 405GP i2c
168 * controller. It will transfer up to 4 bytes in one pass
169 * on the loop. It only does out_8((u8 *)lbz) to the buffer when it
170 * is possible to do out16(lhz) transfers.
171 *
172 * cmd_type is 0 for write 1 for read.
173 *
174 * addr_len can take any value from 0-255, it is only limited
175 * by the char, we could make it larger if needed. If it is
176 * 0 we skip the address write cycle.
177 *
178 * Typical case is a Write of an addr followd by a Read. The
179 * IBM FAQ does not cover this. On the last byte of the write
180 * we don't set the creg CHT bit, and on the first bytes of the
181 * read we set the RPST bit.
182 *
183 * It does not support address only transfers, there must be
184 * a data part. If you want to write the address yourself, put
185 * it in the data pointer.
186 *
187 * It does not support transfer to/from address 0.
188 *
189 * It does not check XFRCNT.
190 */
191static int i2c_transfer(unsigned char cmd_type,
192 unsigned char chip,
193 unsigned char addr[],
194 unsigned char addr_len,
195 unsigned char data[],
196 unsigned short data_len)
wdenkc6097192002-11-03 00:24:07 +0000197{
wdenk57b2d802003-06-27 21:31:46 +0000198 unsigned char* ptr;
199 int reading;
200 int tran,cnt;
201 int result;
202 int status;
203 int i;
204 uchar creg;
wdenkc6097192002-11-03 00:24:07 +0000205
Stefan Roesed07117e2007-02-20 10:27:08 +0100206 if (data == 0 || data_len == 0) {
207 /* Don't support data transfer of no length or to address 0 */
wdenk57b2d802003-06-27 21:31:46 +0000208 printf( "i2c_transfer: bad call\n" );
209 return IIC_NOK;
210 }
Stefan Roesed07117e2007-02-20 10:27:08 +0100211 if (addr && addr_len) {
wdenk57b2d802003-06-27 21:31:46 +0000212 ptr = addr;
213 cnt = addr_len;
214 reading = 0;
Stefan Roesed07117e2007-02-20 10:27:08 +0100215 } else {
wdenk57b2d802003-06-27 21:31:46 +0000216 ptr = data;
217 cnt = data_len;
218 reading = cmd_type;
219 }
wdenkc6097192002-11-03 00:24:07 +0000220
Stefan Roesed07117e2007-02-20 10:27:08 +0100221 /* Clear Stop Complete Bit */
222 out_8((u8 *)IIC_STS, IIC_STS_SCMP);
wdenk57b2d802003-06-27 21:31:46 +0000223 /* Check init */
Stefan Roesed07117e2007-02-20 10:27:08 +0100224 i = 10;
wdenk57b2d802003-06-27 21:31:46 +0000225 do {
226 /* Get status */
Stefan Roesed07117e2007-02-20 10:27:08 +0100227 status = in_8((u8 *)IIC_STS);
wdenk57b2d802003-06-27 21:31:46 +0000228 i--;
Stefan Roesed07117e2007-02-20 10:27:08 +0100229 } while ((status & IIC_STS_PT) && (i > 0));
wdenkc6097192002-11-03 00:24:07 +0000230
wdenk57b2d802003-06-27 21:31:46 +0000231 if (status & IIC_STS_PT) {
232 result = IIC_NOK_TOUT;
233 return(result);
234 }
Stefan Roesed07117e2007-02-20 10:27:08 +0100235 /* flush the Master/Slave Databuffers */
236 out_8((u8 *)IIC_MDCNTL, ((in_8((u8 *)IIC_MDCNTL))|IIC_MDCNTL_FMDB|IIC_MDCNTL_FSDB));
237 /* need to wait 4 OPB clocks? code below should take that long */
wdenkc6097192002-11-03 00:24:07 +0000238
wdenk57b2d802003-06-27 21:31:46 +0000239 /* 7-bit adressing */
Stefan Roesed07117e2007-02-20 10:27:08 +0100240 out_8((u8 *)IIC_HMADR, 0);
241 out_8((u8 *)IIC_LMADR, chip);
wdenkc6097192002-11-03 00:24:07 +0000242
wdenk57b2d802003-06-27 21:31:46 +0000243 tran = 0;
244 result = IIC_OK;
245 creg = 0;
wdenkc6097192002-11-03 00:24:07 +0000246
Stefan Roesed07117e2007-02-20 10:27:08 +0100247 while (tran != cnt && (result == IIC_OK)) {
wdenk57b2d802003-06-27 21:31:46 +0000248 int bc,j;
wdenkc6097192002-11-03 00:24:07 +0000249
wdenk57b2d802003-06-27 21:31:46 +0000250 /* Control register =
Stefan Roesed07117e2007-02-20 10:27:08 +0100251 * Normal transfer, 7-bits adressing, Transfer up to bc bytes, Normal start,
252 * Transfer is a sequence of transfers
253 */
wdenk57b2d802003-06-27 21:31:46 +0000254 creg |= IIC_CNTL_PT;
wdenkc6097192002-11-03 00:24:07 +0000255
Stefan Roesed07117e2007-02-20 10:27:08 +0100256 bc = (cnt - tran) > 4 ? 4 : cnt - tran;
257 creg |= (bc - 1) << 4;
258 /* if the real cmd type is write continue trans */
259 if ((!cmd_type && (ptr == addr)) || ((tran + bc) != cnt))
wdenk57b2d802003-06-27 21:31:46 +0000260 creg |= IIC_CNTL_CHT;
wdenkc6097192002-11-03 00:24:07 +0000261
wdenk57b2d802003-06-27 21:31:46 +0000262 if (reading)
263 creg |= IIC_CNTL_READ;
Stefan Roesed07117e2007-02-20 10:27:08 +0100264 else
265 for(j=0; j < bc; j++)
wdenk57b2d802003-06-27 21:31:46 +0000266 /* Set buffer */
Stefan Roesed07117e2007-02-20 10:27:08 +0100267 out_8((u8 *)IIC_MDBUF, ptr[tran+j]);
268 out_8((u8 *)IIC_CNTL, creg);
wdenkc6097192002-11-03 00:24:07 +0000269
wdenk57b2d802003-06-27 21:31:46 +0000270 /* Transfer is in progress
Stefan Roesed07117e2007-02-20 10:27:08 +0100271 * we have to wait for upto 5 bytes of data
272 * 1 byte chip address+r/w bit then bc bytes
273 * of data.
274 * udelay(10) is 1 bit time at 100khz
275 * Doubled for slop. 20 is too small.
276 */
277 i = 2*5*8;
wdenk57b2d802003-06-27 21:31:46 +0000278 do {
279 /* Get status */
Stefan Roesed07117e2007-02-20 10:27:08 +0100280 status = in_8((u8 *)IIC_STS);
281 udelay(10);
wdenk57b2d802003-06-27 21:31:46 +0000282 i--;
Stefan Roesed07117e2007-02-20 10:27:08 +0100283 } while ((status & IIC_STS_PT) && !(status & IIC_STS_ERR) && (i > 0));
wdenkc6097192002-11-03 00:24:07 +0000284
wdenk57b2d802003-06-27 21:31:46 +0000285 if (status & IIC_STS_ERR) {
286 result = IIC_NOK;
Stefan Roesed07117e2007-02-20 10:27:08 +0100287 status = in_8((u8 *)IIC_EXTSTS);
wdenk57b2d802003-06-27 21:31:46 +0000288 /* Lost arbitration? */
289 if (status & IIC_EXTSTS_LA)
290 result = IIC_NOK_LA;
291 /* Incomplete transfer? */
292 if (status & IIC_EXTSTS_ICT)
293 result = IIC_NOK_ICT;
294 /* Transfer aborted? */
295 if (status & IIC_EXTSTS_XFRA)
296 result = IIC_NOK_XFRA;
297 } else if ( status & IIC_STS_PT) {
298 result = IIC_NOK_TOUT;
299 }
300 /* Command is reading => get buffer */
301 if ((reading) && (result == IIC_OK)) {
302 /* Are there data in buffer */
303 if (status & IIC_STS_MDBS) {
304 /*
Stefan Roesed07117e2007-02-20 10:27:08 +0100305 * even if we have data we have to wait 4OPB clocks
306 * for it to hit the front of the FIFO, after that
307 * we can just read. We should check XFCNT here and
308 * if the FIFO is full there is no need to wait.
309 */
310 udelay(1);
311 for (j=0; j<bc; j++)
312 ptr[tran+j] = in_8((u8 *)IIC_MDBUF);
wdenk57b2d802003-06-27 21:31:46 +0000313 } else
314 result = IIC_NOK_DATA;
315 }
316 creg = 0;
Stefan Roesed07117e2007-02-20 10:27:08 +0100317 tran += bc;
318 if (ptr == addr && tran == cnt) {
wdenk57b2d802003-06-27 21:31:46 +0000319 ptr = data;
320 cnt = data_len;
321 tran = 0;
322 reading = cmd_type;
Stefan Roesed07117e2007-02-20 10:27:08 +0100323 if (reading)
wdenk57b2d802003-06-27 21:31:46 +0000324 creg = IIC_CNTL_RPST;
325 }
326 }
327 return (result);
wdenkc6097192002-11-03 00:24:07 +0000328}
329
Stefan Roesed07117e2007-02-20 10:27:08 +0100330int i2c_probe(uchar chip)
wdenkc6097192002-11-03 00:24:07 +0000331{
332 uchar buf[1];
333
334 buf[0] = 0;
335
wdenk57b2d802003-06-27 21:31:46 +0000336 /*
337 * What is needed is to send the chip address and verify that the
338 * address was <ACK>ed (i.e. there was a chip at that address which
339 * drove the data line low).
340 */
Stefan Roesed07117e2007-02-20 10:27:08 +0100341 return (i2c_transfer(1, chip << 1, 0,0, buf, 1) != 0);
wdenkc6097192002-11-03 00:24:07 +0000342}
343
344
Stefan Roesed07117e2007-02-20 10:27:08 +0100345int i2c_read(uchar chip, uint addr, int alen, uchar * buffer, int len)
wdenkc6097192002-11-03 00:24:07 +0000346{
wdenk57b2d802003-06-27 21:31:46 +0000347 uchar xaddr[4];
348 int ret;
wdenkc6097192002-11-03 00:24:07 +0000349
Stefan Roesed07117e2007-02-20 10:27:08 +0100350 if (alen > 4) {
wdenkc6097192002-11-03 00:24:07 +0000351 printf ("I2C read: addr len %d not supported\n", alen);
352 return 1;
353 }
354
Stefan Roesed07117e2007-02-20 10:27:08 +0100355 if (alen > 0) {
wdenk57b2d802003-06-27 21:31:46 +0000356 xaddr[0] = (addr >> 24) & 0xFF;
357 xaddr[1] = (addr >> 16) & 0xFF;
358 xaddr[2] = (addr >> 8) & 0xFF;
359 xaddr[3] = addr & 0xFF;
360 }
wdenkc6097192002-11-03 00:24:07 +0000361
362
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200363#ifdef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
wdenkc6097192002-11-03 00:24:07 +0000364 /*
wdenk57b2d802003-06-27 21:31:46 +0000365 * EEPROM chips that implement "address overflow" are ones
366 * like Catalyst 24WC04/08/16 which has 9/10/11 bits of
367 * address and the extra bits end up in the "chip address"
368 * bit slots. This makes a 24WC08 (1Kbyte) chip look like
369 * four 256 byte chips.
wdenkc6097192002-11-03 00:24:07 +0000370 *
wdenk57b2d802003-06-27 21:31:46 +0000371 * Note that we consider the length of the address field to
372 * still be one byte because the extra address bits are
373 * hidden in the chip address.
wdenkc6097192002-11-03 00:24:07 +0000374 */
Stefan Roesed07117e2007-02-20 10:27:08 +0100375 if (alen > 0)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200376 chip |= ((addr >> (alen * 8)) & CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW);
wdenkc6097192002-11-03 00:24:07 +0000377#endif
Stefan Roesed07117e2007-02-20 10:27:08 +0100378 if ((ret = i2c_transfer(1, chip<<1, &xaddr[4-alen], alen, buffer, len)) != 0) {
stroesebf40bd82004-07-02 14:37:04 +0000379 if (gd->have_console)
380 printf( "I2c read: failed %d\n", ret);
wdenk57b2d802003-06-27 21:31:46 +0000381 return 1;
382 }
383 return 0;
wdenkc6097192002-11-03 00:24:07 +0000384}
385
Stefan Roesed07117e2007-02-20 10:27:08 +0100386int i2c_write(uchar chip, uint addr, int alen, uchar * buffer, int len)
wdenkc6097192002-11-03 00:24:07 +0000387{
wdenk57b2d802003-06-27 21:31:46 +0000388 uchar xaddr[4];
wdenkc6097192002-11-03 00:24:07 +0000389
Stefan Roesed07117e2007-02-20 10:27:08 +0100390 if (alen > 4) {
wdenkc6097192002-11-03 00:24:07 +0000391 printf ("I2C write: addr len %d not supported\n", alen);
392 return 1;
393
394 }
Stefan Roesed07117e2007-02-20 10:27:08 +0100395
396 if (alen > 0) {
wdenk57b2d802003-06-27 21:31:46 +0000397 xaddr[0] = (addr >> 24) & 0xFF;
398 xaddr[1] = (addr >> 16) & 0xFF;
399 xaddr[2] = (addr >> 8) & 0xFF;
400 xaddr[3] = addr & 0xFF;
401 }
wdenkc6097192002-11-03 00:24:07 +0000402
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200403#ifdef CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW
wdenkc6097192002-11-03 00:24:07 +0000404 /*
wdenk57b2d802003-06-27 21:31:46 +0000405 * EEPROM chips that implement "address overflow" are ones
406 * like Catalyst 24WC04/08/16 which has 9/10/11 bits of
407 * address and the extra bits end up in the "chip address"
408 * bit slots. This makes a 24WC08 (1Kbyte) chip look like
409 * four 256 byte chips.
wdenkc6097192002-11-03 00:24:07 +0000410 *
wdenk57b2d802003-06-27 21:31:46 +0000411 * Note that we consider the length of the address field to
412 * still be one byte because the extra address bits are
413 * hidden in the chip address.
wdenkc6097192002-11-03 00:24:07 +0000414 */
Stefan Roesed07117e2007-02-20 10:27:08 +0100415 if (alen > 0)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200416 chip |= ((addr >> (alen * 8)) & CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW);
wdenkc6097192002-11-03 00:24:07 +0000417#endif
418
Stefan Roesed07117e2007-02-20 10:27:08 +0100419 return (i2c_transfer(0, chip<<1, &xaddr[4-alen], alen, buffer, len ) != 0);
wdenkc6097192002-11-03 00:24:07 +0000420}
421
Stefan Roesed07117e2007-02-20 10:27:08 +0100422#if defined(CONFIG_I2C_MULTI_BUS)
423/*
424 * Functions for multiple I2C bus handling
425 */
426unsigned int i2c_get_bus_num(void)
427{
428 return i2c_bus_num;
429}
430
431int i2c_set_bus_num(unsigned int bus)
432{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200433 if (bus >= CONFIG_SYS_MAX_I2C_BUS)
Stefan Roesed07117e2007-02-20 10:27:08 +0100434 return -1;
435
436 i2c_bus_num = bus;
437
438 return 0;
439}
Matthias Fuchs62f07042007-03-08 16:23:11 +0100440#endif /* CONFIG_I2C_MULTI_BUS */
wdenkc6097192002-11-03 00:24:07 +0000441#endif /* CONFIG_HARD_I2C */