blob: 04372962f69639916f73a84d8312cd10414bf46f [file] [log] [blame]
wdenk9b7f3842003-10-09 20:09:04 +00001/*
2 * (C) Copyright 2003
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
wdenk9b7f3842003-10-09 20:09:04 +00006 */
7
8/*
9 * This file contains the configuration parameters for the dbau1x00 board.
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
wdenk9b7f3842003-10-09 20:09:04 +000015#define CONFIG_DBAU1X00 1
Shinya Kuribayashied49a6a2008-06-07 20:51:56 +090016#define CONFIG_SOC_AU1X00 1 /* alchemy series cpu */
wdenk9b7f3842003-10-09 20:09:04 +000017
wdenk4ea537d2003-12-07 18:32:37 +000018#ifdef CONFIG_DBAU1000
wdenk9b7f3842003-10-09 20:09:04 +000019/* Also known as Merlot */
Shinya Kuribayashied49a6a2008-06-07 20:51:56 +090020#define CONFIG_SOC_AU1000 1
wdenk4ea537d2003-12-07 18:32:37 +000021#else
22#ifdef CONFIG_DBAU1100
Shinya Kuribayashied49a6a2008-06-07 20:51:56 +090023#define CONFIG_SOC_AU1100 1
wdenk4ea537d2003-12-07 18:32:37 +000024#else
25#ifdef CONFIG_DBAU1500
Shinya Kuribayashied49a6a2008-06-07 20:51:56 +090026#define CONFIG_SOC_AU1500 1
wdenk1ebf41e2004-01-02 14:00:00 +000027#else
wdenk96c7a8c2005-01-09 22:28:56 +000028#ifdef CONFIG_DBAU1550
29/* Cabernet */
Shinya Kuribayashied49a6a2008-06-07 20:51:56 +090030#define CONFIG_SOC_AU1550 1
wdenk96c7a8c2005-01-09 22:28:56 +000031#else
wdenk4ea537d2003-12-07 18:32:37 +000032#error "No valid board set"
33#endif
34#endif
35#endif
wdenk96c7a8c2005-01-09 22:28:56 +000036#endif
wdenk9b7f3842003-10-09 20:09:04 +000037
wdenk9b7f3842003-10-09 20:09:04 +000038/* valid baudrates */
wdenk9b7f3842003-10-09 20:09:04 +000039
40#define CONFIG_TIMESTAMP /* Print image info with timestamp */
41#undef CONFIG_BOOTARGS
42
43#define CONFIG_EXTRA_ENV_SETTINGS \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010044 "addmisc=setenv bootargs ${bootargs} " \
45 "console=ttyS0,${baudrate} " \
wdenk9b7f3842003-10-09 20:09:04 +000046 "panic=1\0" \
47 "bootfile=/tftpboot/vmlinux.srec\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +010048 "load=tftp 80500000 ${u-boot}\0" \
wdenk9b7f3842003-10-09 20:09:04 +000049 ""
wdenk96c7a8c2005-01-09 22:28:56 +000050
51#ifdef CONFIG_DBAU1550
52/* Boot from flash by default, revert to bootp */
53#define CONFIG_BOOTCOMMAND "bootm 0xbfc20000; bootp; bootm"
wdenk96c7a8c2005-01-09 22:28:56 +000054#else /* CONFIG_DBAU1550 */
Heiko Schocher65d4f8b2006-04-11 14:53:29 +020055#define CONFIG_BOOTCOMMAND "bootp;bootm"
wdenk96c7a8c2005-01-09 22:28:56 +000056#endif /* CONFIG_DBAU1550 */
57
Jon Loeligerb15a23b2007-07-04 22:32:03 -050058/*
Jon Loeligere54e77a2007-07-10 09:29:01 -050059 * BOOTP options
60 */
61#define CONFIG_BOOTP_BOOTFILESIZE
62#define CONFIG_BOOTP_BOOTPATH
63#define CONFIG_BOOTP_GATEWAY
64#define CONFIG_BOOTP_HOSTNAME
65
Jon Loeligere54e77a2007-07-10 09:29:01 -050066/*
Jon Loeligerb15a23b2007-07-04 22:32:03 -050067 * Command line configuration.
68 */
Jon Loeligerb15a23b2007-07-04 22:32:03 -050069#undef CONFIG_CMD_BEDBUG
Jon Loeligerb15a23b2007-07-04 22:32:03 -050070
71#ifdef CONFIG_DBAU1550
72
Jon Loeligerb15a23b2007-07-04 22:32:03 -050073#undef CONFIG_CMD_IDE
Jon Loeligerb15a23b2007-07-04 22:32:03 -050074#undef CONFIG_CMD_PCMCIA
75
76#else
77
78#define CONFIG_CMD_IDE
Jon Loeligerb15a23b2007-07-04 22:32:03 -050079
Jon Loeligerb15a23b2007-07-04 22:32:03 -050080#endif
81
wdenk9b7f3842003-10-09 20:09:04 +000082/*
83 * Miscellaneous configurable options
84 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020085#define CONFIG_SYS_LONGHELP /* undef to save memory */
wdenk96c7a8c2005-01-09 22:28:56 +000086
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
88#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
89#define CONFIG_SYS_MAXARGS 16 /* max number of command args*/
wdenk9b7f3842003-10-09 20:09:04 +000090
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_MALLOC_LEN 128*1024
wdenk9b7f3842003-10-09 20:09:04 +000092
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_BOOTPARAMS_LEN 128*1024
wdenk9b7f3842003-10-09 20:09:04 +000094
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_MHZ 396
wdenk96c7a8c2005-01-09 22:28:56 +000096
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#if (CONFIG_SYS_MHZ % 12) != 0
wdenk96c7a8c2005-01-09 22:28:56 +000098#error "Invalid CPU frequency - must be multiple of 12!"
99#endif
100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_MIPS_TIMER_FREQ (CONFIG_SYS_MHZ * 1000000)
Shinya Kuribayashi5d374e02008-06-05 22:29:00 +0900102
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_SDRAM_BASE 0x80000000 /* Cached addr */
wdenk9b7f3842003-10-09 20:09:04 +0000104
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105#define CONFIG_SYS_LOAD_ADDR 0x81000000 /* default load address */
wdenk9b7f3842003-10-09 20:09:04 +0000106
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_MEMTEST_START 0x80100000
108#define CONFIG_SYS_MEMTEST_END 0x80800000
wdenk9b7f3842003-10-09 20:09:04 +0000109
110/*-----------------------------------------------------------------------
111 * FLASH and environment organization
112 */
wdenk96c7a8c2005-01-09 22:28:56 +0000113#ifdef CONFIG_DBAU1550
114
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
116#define CONFIG_SYS_MAX_FLASH_SECT (512) /* max number of sectors on one chip */
wdenk96c7a8c2005-01-09 22:28:56 +0000117
118#define PHYS_FLASH_1 0xb8000000 /* Flash Bank #1 */
119#define PHYS_FLASH_2 0xbc000000 /* Flash Bank #2 */
120
wdenk96c7a8c2005-01-09 22:28:56 +0000121#else /* CONFIG_DBAU1550 */
122
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
124#define CONFIG_SYS_MAX_FLASH_SECT (128) /* max number of sectors on one chip */
wdenk9b7f3842003-10-09 20:09:04 +0000125
126#define PHYS_FLASH_1 0xbec00000 /* Flash Bank #1 */
127#define PHYS_FLASH_2 0xbfc00000 /* Flash Bank #2 */
128
wdenk96c7a8c2005-01-09 22:28:56 +0000129#endif /* CONFIG_DBAU1550 */
130
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_FLASH_BANKS_LIST {PHYS_FLASH_1, PHYS_FLASH_2}
Heiko Schocher65d4f8b2006-04-11 14:53:29 +0200132
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200134#define CONFIG_FLASH_CFI_DRIVER 1
wdenk96c7a8c2005-01-09 22:28:56 +0000135
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200136#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_MONITOR_LEN (192 << 10)
wdenk9b7f3842003-10-09 20:09:04 +0000138
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_INIT_SP_OFFSET 0x400000
wdenk9b7f3842003-10-09 20:09:04 +0000140
141/* We boot from this flash, selected with dip switch */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_2
wdenk9b7f3842003-10-09 20:09:04 +0000143
144/* timeout values are in ticks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Erase */
146#define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Write */
wdenk9b7f3842003-10-09 20:09:04 +0000147
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200148#define CONFIG_ENV_IS_NOWHERE 1
wdenk9b7f3842003-10-09 20:09:04 +0000149
150/* Address and size of Primary Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200151#define CONFIG_ENV_ADDR 0xB0030000
152#define CONFIG_ENV_SIZE 0x10000
wdenk9b7f3842003-10-09 20:09:04 +0000153
154#define CONFIG_FLASH_16BIT
155
156#define CONFIG_NR_DRAM_BANKS 2
157
wdenk96c7a8c2005-01-09 22:28:56 +0000158#ifdef CONFIG_DBAU1550
159#define MEM_SIZE 192
160#else
161#define MEM_SIZE 64
162#endif
163
wdenk9b7f3842003-10-09 20:09:04 +0000164#define CONFIG_MEMSIZE_IN_BYTES
165
wdenk96c7a8c2005-01-09 22:28:56 +0000166#ifndef CONFIG_DBAU1550
wdenk9b7f3842003-10-09 20:09:04 +0000167/*---ATA PCMCIA ------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200168#define CONFIG_SYS_PCMCIA_MEM_SIZE 0x4000000 /* Offset to slot 1 FIXME!!! */
169#define CONFIG_SYS_PCMCIA_MEM_ADDR 0x20000000
wdenk9b7f3842003-10-09 20:09:04 +0000170#define CONFIG_PCMCIA_SLOT_A
171
172#define CONFIG_ATAPI 1
wdenk9b7f3842003-10-09 20:09:04 +0000173
174/* We run CF in "true ide" mode or a harddrive via pcmcia */
175#define CONFIG_IDE_PCMCIA 1
176
177/* We only support one slot for now */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
179#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
wdenk9b7f3842003-10-09 20:09:04 +0000180
181#undef CONFIG_IDE_LED /* LED for ide not supported */
182#undef CONFIG_IDE_RESET /* reset for ide not supported */
183
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200184#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
wdenk9b7f3842003-10-09 20:09:04 +0000185
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
wdenk9b7f3842003-10-09 20:09:04 +0000187
wdenk1ebf41e2004-01-02 14:00:00 +0000188/* Offset for data I/O */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_ATA_DATA_OFFSET 8
wdenk9b7f3842003-10-09 20:09:04 +0000190
191/* Offset for normal register accesses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_ATA_REG_OFFSET 0
wdenk9b7f3842003-10-09 20:09:04 +0000193
194/* Offset for alternate registers */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
wdenk96c7a8c2005-01-09 22:28:56 +0000196#endif /* CONFIG_DBAU1550 */
wdenk9b7f3842003-10-09 20:09:04 +0000197
wdenk9b7f3842003-10-09 20:09:04 +0000198#endif /* __CONFIG_H */