blob: 3a939b0b5d1ea8382ddc5cf147b5643eb0914afa [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kumar Galae1c09492010-07-15 16:49:03 -05002/*
ramneek mehresh3d339632012-04-18 19:39:53 +00003 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Rajesh Bhagataec38012021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Kumar Galae1c09492010-07-15 16:49:03 -05005 */
6
7/*
8 * Corenet DS style board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
Simon Glassfb64e362020-05-10 11:40:09 -060013#include <linux/stringify.h>
14
Kumar Galae1c09492010-07-15 16:49:03 -050015#include "../board/freescale/common/ics307_clk.h"
16
Shaohui Xie25a2b392011-03-16 10:10:32 +080017#ifdef CONFIG_RAMBOOT_PBL
Udit Agarwald2dd2f72019-11-07 16:11:39 +000018#ifdef CONFIG_NXP_ESBC
Shaohui Xie25a2b392011-03-16 10:10:32 +080019#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
20#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Miquel Raynald0935362019-10-03 19:50:03 +020021#ifdef CONFIG_MTD_RAW_NAND
Aneesh Bansale0f50152015-06-16 10:36:00 +053022#define CONFIG_RAMBOOT_NAND
23#endif
Aneesh Bansalb69061d2015-06-16 10:36:43 +053024#define CONFIG_BOOTSCRIPT_COPY_RAM
Aneesh Bansale0f50152015-06-16 10:36:00 +053025#else
26#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
27#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shaohui Xie25a2b392011-03-16 10:10:32 +080028#endif
Aneesh Bansale0f50152015-06-16 10:36:00 +053029#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080030
Liu Gangb4611ee2012-08-09 05:10:03 +000031#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gang1e084582012-03-08 00:33:18 +000032/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000033#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
34#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
35 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +000036#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gang1e084582012-03-08 00:33:18 +000037#endif
38
Kumar Galae1c09492010-07-15 16:49:03 -050039/* High Level Configuration Options */
Kumar Galae1c09492010-07-15 16:49:03 -050040#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Kumar Galae1c09492010-07-15 16:49:03 -050041
Kumar Galae727a362011-01-12 02:48:53 -060042#ifndef CONFIG_RESET_VECTOR_ADDRESS
43#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
44#endif
45
Kumar Galae1c09492010-07-15 16:49:03 -050046#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080047#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040048#define CONFIG_PCIE1 /* PCIE controller 1 */
49#define CONFIG_PCIE2 /* PCIE controller 2 */
Kumar Galae1c09492010-07-15 16:49:03 -050050
Shaohui Xiec6083892011-05-12 18:46:40 +080051#if defined(CONFIG_SPIFLASH)
Shaohui Xiec6083892011-05-12 18:46:40 +080052#elif defined(CONFIG_SDCARD)
Fabio Estevamae8c45e2012-01-11 09:20:50 +000053#define CONFIG_FSL_FIXED_MMC_LOCATION
Kumar Galae1c09492010-07-15 16:49:03 -050054#endif
55
Kumar Galae1c09492010-07-15 16:49:03 -050056/*
57 * These can be toggled for performance analysis, otherwise use default.
58 */
59#define CONFIG_SYS_CACHE_STASHING
Kumar Galae1c09492010-07-15 16:49:03 -050060#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Kumar Galae1c09492010-07-15 16:49:03 -050061#ifdef CONFIG_DDR_ECC
Kumar Galae1c09492010-07-15 16:49:03 -050062#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
63#endif
64
65#define CONFIG_ENABLE_36BIT_PHYS
66
York Sun18acc8b2010-09-28 15:20:36 -070067#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Kumar Galae1c09492010-07-15 16:49:03 -050068
69/*
Shaohui Xie25a2b392011-03-16 10:10:32 +080070 * Config the L3 Cache as L3 SRAM
71 */
72#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
73#ifdef CONFIG_PHYS_64BIT
74#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
75#else
76#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
77#endif
78#define CONFIG_SYS_L3_SIZE (1024 << 10)
79#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
80
Kumar Galae1c09492010-07-15 16:49:03 -050081#ifdef CONFIG_PHYS_64BIT
82#define CONFIG_SYS_DCSRBAR 0xf0000000
83#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
84#endif
85
86/* EEPROM */
Kumar Galae1c09492010-07-15 16:49:03 -050087#define CONFIG_SYS_I2C_EEPROM_NXID
88#define CONFIG_SYS_EEPROM_BUS_NUM 0
Kumar Galae1c09492010-07-15 16:49:03 -050089
90/*
91 * DDR Setup
92 */
93#define CONFIG_VERY_BIG_RAM
94#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
95#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
96
97#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Kumar Galae1c09492010-07-15 16:49:03 -050098
Kumar Galae1c09492010-07-15 16:49:03 -050099#define CONFIG_SYS_SPD_BUS_NUM 1
100#define SPD_EEPROM_ADDRESS1 0x51
101#define SPD_EEPROM_ADDRESS2 0x52
Kumar Galae38209e2011-02-09 02:00:08 +0000102#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
York Sun269c7eb2010-10-18 13:46:49 -0700103#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Kumar Galae1c09492010-07-15 16:49:03 -0500104
105/*
106 * Local Bus Definitions
107 */
108
109/* Set the local bus clock 1/8 of platform clock */
110#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
111
112#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
113#ifdef CONFIG_PHYS_64BIT
114#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
115#else
116#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
117#endif
118
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800119#define CONFIG_SYS_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000120 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800121 | BR_PS_16 | BR_V)
122#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
Kumar Galae1c09492010-07-15 16:49:03 -0500123 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
124
Kumar Galae1c09492010-07-15 16:49:03 -0500125#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
126#ifdef CONFIG_PHYS_64BIT
127#define PIXIS_BASE_PHYS 0xfffdf0000ull
128#else
129#define PIXIS_BASE_PHYS PIXIS_BASE
130#endif
131
Kumar Galae1c09492010-07-15 16:49:03 -0500132#define PIXIS_LBMAP_SWITCH 7
133#define PIXIS_LBMAP_MASK 0xf0
134#define PIXIS_LBMAP_SHIFT 4
135#define PIXIS_LBMAP_ALTBANK 0x40
136
137#define CONFIG_SYS_FLASH_QUIET_TEST
Wolfgang Denk62fb2b42021-09-27 17:42:39 +0200138#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Kumar Galae1c09492010-07-15 16:49:03 -0500139
Kumar Galae1c09492010-07-15 16:49:03 -0500140#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
141#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
142#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
143
Shaohui Xie25a2b392011-03-16 10:10:32 +0800144#if defined(CONFIG_RAMBOOT_PBL)
145#define CONFIG_SYS_RAMBOOT
146#endif
147
Kumar Galae38209e2011-02-09 02:00:08 +0000148/* Nand Flash */
Kumar Galae38209e2011-02-09 02:00:08 +0000149#ifdef CONFIG_NAND_FSL_ELBC
150#define CONFIG_SYS_NAND_BASE 0xffa00000
151#ifdef CONFIG_PHYS_64BIT
152#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
153#else
154#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
155#endif
156
157#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
158#define CONFIG_SYS_MAX_NAND_DEVICE 1
Kumar Galae38209e2011-02-09 02:00:08 +0000159
160/* NAND flash config */
161#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
162 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
163 | BR_PS_8 /* Port Size = 8 bit */ \
164 | BR_MS_FCM /* MSEL = FCM */ \
165 | BR_V) /* valid */
166#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
167 | OR_FCM_PGS /* Large Page*/ \
168 | OR_FCM_CSCT \
169 | OR_FCM_CST \
170 | OR_FCM_CHT \
171 | OR_FCM_SCY_1 \
172 | OR_FCM_TRLX \
173 | OR_FCM_EHTR)
Kumar Galad0af3b92011-08-31 09:50:13 -0500174#endif /* CONFIG_NAND_FSL_ELBC */
Kumar Galae38209e2011-02-09 02:00:08 +0000175
Kumar Galae1c09492010-07-15 16:49:03 -0500176#define CONFIG_SYS_FLASH_EMPTY_INFO
Kumar Galae1c09492010-07-15 16:49:03 -0500177#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
178
Kumar Galae1c09492010-07-15 16:49:03 -0500179#define CONFIG_HWCONFIG
180
181/* define to use L1 as initial stack */
182#define CONFIG_L1_INIT_RAM
183#define CONFIG_SYS_INIT_RAM_LOCK
184#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
185#ifdef CONFIG_PHYS_64BIT
186#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
187#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
188/* The assembler doesn't like typecast */
189#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
190 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
191 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
192#else
193#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
194#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
195#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
196#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200197#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galae1c09492010-07-15 16:49:03 -0500198
Wolfgang Denk0191e472010-10-26 14:34:52 +0200199#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kumar Galae1c09492010-07-15 16:49:03 -0500200#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
201
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530202#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Kumar Galae1c09492010-07-15 16:49:03 -0500203
204/* Serial Port - controlled on board with jumper J8
205 * open - index 2
206 * shorted - index 1
207 */
Kumar Galae1c09492010-07-15 16:49:03 -0500208#define CONFIG_SYS_NS16550_SERIAL
209#define CONFIG_SYS_NS16550_REG_SIZE 1
210#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
211
212#define CONFIG_SYS_BAUDRATE_TABLE \
213 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
214
215#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
216#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
217#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
218#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
219
Kumar Galae1c09492010-07-15 16:49:03 -0500220/* I2C */
Kumar Galae1c09492010-07-15 16:49:03 -0500221
222/*
223 * RapidIO
224 */
Kumar Gala8975d7a2010-12-30 12:09:53 -0600225#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500226#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600227#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500228#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600229#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500230#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600231#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500232
Kumar Gala8975d7a2010-12-30 12:09:53 -0600233#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500234#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600235#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500236#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600237#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500238#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600239#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500240
241/*
Liu Gang4cc85322012-03-08 00:33:17 +0000242 * for slave u-boot IMAGE instored in master memory space,
243 * PHYS must be aligned based on the SIZE
244 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800245#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
246#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
247#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
248#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gang85bcd732012-03-08 00:33:20 +0000249/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000250 * for slave UCODE and ENV instored in master memory space,
Liu Gang85bcd732012-03-08 00:33:20 +0000251 * PHYS must be aligned based on the SIZE
252 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800253#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000254#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
255#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000256
Liu Gangf420aa92012-03-08 00:33:21 +0000257/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000258#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
259#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gang4cc85322012-03-08 00:33:17 +0000260
261/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000262 * SRIO_PCIE_BOOT - SLAVE
Liu Gang1e084582012-03-08 00:33:18 +0000263 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000264#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
265#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
266#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
267 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +0000268#endif
269
270/*
Shaohui Xie58649792011-05-12 18:46:14 +0800271 * eSPI - Enhanced SPI
272 */
Shaohui Xie58649792011-05-12 18:46:14 +0800273
274/*
Kumar Galae1c09492010-07-15 16:49:03 -0500275 * General PCI
276 * Memory space is mapped 1-1, but I/O space must start from 0.
277 */
278
279/* controller 1, direct to uli, tgtid 3, Base address 20000 */
280#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Kumar Galae1c09492010-07-15 16:49:03 -0500281#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500282#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Kumar Galae1c09492010-07-15 16:49:03 -0500283#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500284
285/* controller 2, Slot 2, tgtid 2, Base address 201000 */
286#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500287#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500288#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Kumar Galae1c09492010-07-15 16:49:03 -0500289#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500290
291/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Trübenbach, Ralfd8ec2c02011-04-20 13:04:47 +0000292#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500293#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500294#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Kumar Galae1c09492010-07-15 16:49:03 -0500295#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500296
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500297/* controller 4, Base address 203000 */
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500298#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500299#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500300
Kumar Galae1c09492010-07-15 16:49:03 -0500301/* Qman/Bman */
302#define CONFIG_SYS_BMAN_NUM_PORTALS 10
303#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
304#ifdef CONFIG_PHYS_64BIT
305#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
306#else
307#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
308#endif
309#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500310#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
311#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
312#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
313#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
314#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
315 CONFIG_SYS_BMAN_CENA_SIZE)
316#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
317#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500318#define CONFIG_SYS_QMAN_NUM_PORTALS 10
319#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
320#ifdef CONFIG_PHYS_64BIT
321#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
322#else
323#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
324#endif
325#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500326#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
327#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
328#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
329#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
330#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
331 CONFIG_SYS_QMAN_CENA_SIZE)
332#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
333#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500334
335#define CONFIG_SYS_DPAA_FMAN
336#define CONFIG_SYS_DPAA_PME
Timur Tabi275f4bb2011-11-22 09:21:25 -0600337#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Kumar Galae1c09492010-07-15 16:49:03 -0500338
Kumar Galae1c09492010-07-15 16:49:03 -0500339#ifdef CONFIG_PCI
Kumar Galae1c09492010-07-15 16:49:03 -0500340#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Kumar Galae1c09492010-07-15 16:49:03 -0500341#endif /* CONFIG_PCI */
342
343/* SATA */
344#ifdef CONFIG_FSL_SATA_V2
Kumar Galae1c09492010-07-15 16:49:03 -0500345#define CONFIG_SATA1
346#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
347#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
348#define CONFIG_SATA2
349#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
350#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
351
352#define CONFIG_LBA48
Kumar Galae1c09492010-07-15 16:49:03 -0500353#endif
354
355#ifdef CONFIG_FMAN_ENET
356#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
357#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
358#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
359#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
360#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
361
Kumar Galae1c09492010-07-15 16:49:03 -0500362#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
363#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
364#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
365#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
366#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
Kumar Galae1c09492010-07-15 16:49:03 -0500367
368#define CONFIG_SYS_TBIPA_VALUE 8
Kumar Galae1c09492010-07-15 16:49:03 -0500369#endif
370
371/*
372 * Environment
373 */
Kumar Galae1c09492010-07-15 16:49:03 -0500374#define CONFIG_LOADS_ECHO /* echo on for serial download */
375#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
376
377/*
Kumar Galae1c09492010-07-15 16:49:03 -0500378* USB
379*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000380#define CONFIG_HAS_FSL_DR_USB
381#define CONFIG_HAS_FSL_MPH_USB
382
383#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Kumar Galae1c09492010-07-15 16:49:03 -0500384#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d339632012-04-18 19:39:53 +0000385#endif
Kumar Galae1c09492010-07-15 16:49:03 -0500386
Kumar Galae1c09492010-07-15 16:49:03 -0500387#ifdef CONFIG_MMC
Kumar Galae1c09492010-07-15 16:49:03 -0500388#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
389#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Kumar Galae1c09492010-07-15 16:49:03 -0500390#endif
391
392/*
393 * Miscellaneous configurable options
394 */
Kumar Galae1c09492010-07-15 16:49:03 -0500395
396/*
397 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500398 * have to be in the first 64 MB of memory, since this is
Kumar Galae1c09492010-07-15 16:49:03 -0500399 * the maximum mapped by the Linux kernel during initialization.
400 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500401#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
402#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galae1c09492010-07-15 16:49:03 -0500403
Kumar Galae1c09492010-07-15 16:49:03 -0500404/*
405 * Environment Configuration
406 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000407#define CONFIG_ROOTPATH "/opt/nfsroot"
Kumar Galae1c09492010-07-15 16:49:03 -0500408#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
409
York Sund1bb6022016-11-18 11:26:09 -0800410#ifdef CONFIG_TARGET_P4080DS
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000411#define __USB_PHY_TYPE ulpi
412#else
413#define __USB_PHY_TYPE utmi
414#endif
415
Kumar Galae1c09492010-07-15 16:49:03 -0500416#define CONFIG_EXTRA_ENV_SETTINGS \
Emil Medveb250d372010-08-31 22:57:43 -0500417 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000418 "bank_intlv=cs0_cs1;" \
ramneek mehresh1b57b002013-09-10 17:37:45 +0530419 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
420 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Kumar Galae1c09492010-07-15 16:49:03 -0500421 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200422 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
423 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Emil Medveb250d372010-08-31 22:57:43 -0500424 "tftpflash=tftpboot $loadaddr $uboot && " \
425 "protect off $ubootaddr +$filesize && " \
426 "erase $ubootaddr +$filesize && " \
427 "cp.b $loadaddr $ubootaddr $filesize && " \
428 "protect on $ubootaddr +$filesize && " \
429 "cmp.b $loadaddr $ubootaddr $filesize\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500430 "consoledev=ttyS0\0" \
431 "ramdiskaddr=2000000\0" \
432 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500433 "fdtaddr=1e00000\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500434 "fdtfile=p4080ds/p4080ds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500435 "bdev=sda3\0"
Kumar Galae1c09492010-07-15 16:49:03 -0500436
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000437#include <asm/fsl_secure_boot.h>
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000438
Kumar Galae1c09492010-07-15 16:49:03 -0500439#endif /* __CONFIG_H */