blob: b4ef03e8a185de3b0185f66743d03205dee89659 [file] [log] [blame]
Minkyu Kangb1b24682011-01-24 15:22:23 +09001/*
2 * (C) Copyright 2010 Samsung Electronics
3 * Minkyu Kang <mk7.kang@samsung.com>
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Minkyu Kangb1b24682011-01-24 15:22:23 +09006 */
7
Chander Kashyap4131a772011-12-06 23:34:12 +00008#ifndef _EXYNOS4_CPU_H
9#define _EXYNOS4_CPU_H
Minkyu Kangb1b24682011-01-24 15:22:23 +090010
Chander Kashyap34076a02012-02-05 23:01:46 +000011#define DEVICE_NOT_AVAILABLE 0
12
Minkyu Kangf92e88e2012-04-26 15:48:32 +090013#define EXYNOS_CPU_NAME "Exynos"
Chander Kashyap4131a772011-12-06 23:34:12 +000014#define EXYNOS4_ADDR_BASE 0x10000000
Minkyu Kangb1b24682011-01-24 15:22:23 +090015
Chander Kashyap72370bb2012-12-25 20:13:38 +000016/* EXYNOS4 Common*/
Piotr Wilczek2c7e06c2012-11-20 02:19:03 +000017#define EXYNOS4_I2C_SPACING 0x10000
18
Chander Kashyap4131a772011-12-06 23:34:12 +000019#define EXYNOS4_GPIO_PART3_BASE 0x03860000
20#define EXYNOS4_PRO_ID 0x10000000
Donghwa Lee09552712012-04-05 19:36:10 +000021#define EXYNOS4_SYSREG_BASE 0x10010000
Chander Kashyap4131a772011-12-06 23:34:12 +000022#define EXYNOS4_POWER_BASE 0x10020000
23#define EXYNOS4_SWRESET 0x10020400
24#define EXYNOS4_CLOCK_BASE 0x10030000
25#define EXYNOS4_SYSTIMER_BASE 0x10050000
26#define EXYNOS4_WATCHDOG_BASE 0x10060000
Inderpal Singh848048a2013-04-04 23:09:20 +000027#define EXYNOS4_TZPC_BASE 0x10110000
Chander Kashyap4131a772011-12-06 23:34:12 +000028#define EXYNOS4_MIU_BASE 0x10600000
Rajeshwari Shindebed24422013-07-04 12:29:17 +053029#define EXYNOS4_DMC_CTRL_BASE 0x10400000
Chander Kashyap4131a772011-12-06 23:34:12 +000030#define EXYNOS4_GPIO_PART2_BASE 0x11000000
31#define EXYNOS4_GPIO_PART1_BASE 0x11400000
32#define EXYNOS4_FIMD_BASE 0x11C00000
Donghwa Lee09552712012-04-05 19:36:10 +000033#define EXYNOS4_MIPI_DSIM_BASE 0x11C80000
Chander Kashyap4131a772011-12-06 23:34:12 +000034#define EXYNOS4_USBOTG_BASE 0x12480000
35#define EXYNOS4_MMC_BASE 0x12510000
36#define EXYNOS4_SROMC_BASE 0x12570000
Rajeshwari Shindedad39d42012-05-21 16:38:03 +053037#define EXYNOS4_USB_HOST_EHCI_BASE 0x12580000
Chander Kashyap4131a772011-12-06 23:34:12 +000038#define EXYNOS4_USBPHY_BASE 0x125B0000
39#define EXYNOS4_UART_BASE 0x13800000
Rajeshwari Shindebb5e46e2012-07-23 21:23:49 +000040#define EXYNOS4_I2C_BASE 0x13860000
Chander Kashyap4131a772011-12-06 23:34:12 +000041#define EXYNOS4_ADC_BASE 0x13910000
Hatim RVd22fe022012-11-02 01:15:35 +000042#define EXYNOS4_SPI_BASE 0x13920000
Chander Kashyap4131a772011-12-06 23:34:12 +000043#define EXYNOS4_PWMTIMER_BASE 0x139D0000
44#define EXYNOS4_MODEM_BASE 0x13A00000
Chander Kashyap34076a02012-02-05 23:01:46 +000045#define EXYNOS4_USBPHY_CONTROL 0x10020704
Rajeshwari Shindecfbe9252012-10-25 19:49:28 +000046#define EXYNOS4_I2S_BASE 0xE2100000
Chander Kashyap34076a02012-02-05 23:01:46 +000047
48#define EXYNOS4_GPIO_PART4_BASE DEVICE_NOT_AVAILABLE
Donghwa Lee33fd8142012-07-02 01:15:59 +000049#define EXYNOS4_DP_BASE DEVICE_NOT_AVAILABLE
Hatim RVd22fe022012-11-02 01:15:35 +000050#define EXYNOS4_SPI_ISP_BASE DEVICE_NOT_AVAILABLE
Akshay Saraswata42e55a2013-03-20 21:00:56 +000051#define EXYNOS4_ACE_SFR_BASE DEVICE_NOT_AVAILABLE
Rajeshwari Shindebed24422013-07-04 12:29:17 +053052#define EXYNOS4_DMC_PHY_BASE DEVICE_NOT_AVAILABLE
Dani Krishna Mohan65c7ee62013-09-11 16:38:48 +053053#define EXYNOS4_AUDIOSS_BASE DEVICE_NOT_AVAILABLE
Vivek Gautama48bdb72013-09-14 14:02:46 +053054#define EXYNOS4_USB_HOST_XHCI_BASE DEVICE_NOT_AVAILABLE
55#define EXYNOS4_USB3PHY_BASE DEVICE_NOT_AVAILABLE
Chander Kashyap34076a02012-02-05 23:01:46 +000056
Chander Kashyap72370bb2012-12-25 20:13:38 +000057/* EXYNOS4X12 */
58#define EXYNOS4X12_GPIO_PART3_BASE 0x03860000
59#define EXYNOS4X12_PRO_ID 0x10000000
60#define EXYNOS4X12_SYSREG_BASE 0x10010000
61#define EXYNOS4X12_POWER_BASE 0x10020000
62#define EXYNOS4X12_SWRESET 0x10020400
63#define EXYNOS4X12_USBPHY_CONTROL 0x10020704
64#define EXYNOS4X12_CLOCK_BASE 0x10030000
65#define EXYNOS4X12_SYSTIMER_BASE 0x10050000
66#define EXYNOS4X12_WATCHDOG_BASE 0x10060000
Inderpal Singh848048a2013-04-04 23:09:20 +000067#define EXYNOS4X12_TZPC_BASE 0x10110000
Rajeshwari Shindebed24422013-07-04 12:29:17 +053068#define EXYNOS4X12_DMC_CTRL_BASE 0x10600000
Chander Kashyap72370bb2012-12-25 20:13:38 +000069#define EXYNOS4X12_GPIO_PART4_BASE 0x106E0000
70#define EXYNOS4X12_GPIO_PART2_BASE 0x11000000
71#define EXYNOS4X12_GPIO_PART1_BASE 0x11400000
72#define EXYNOS4X12_FIMD_BASE 0x11C00000
73#define EXYNOS4X12_MIPI_DSIM_BASE 0x11C80000
74#define EXYNOS4X12_USBOTG_BASE 0x12480000
75#define EXYNOS4X12_MMC_BASE 0x12510000
76#define EXYNOS4X12_SROMC_BASE 0x12570000
77#define EXYNOS4X12_USB_HOST_EHCI_BASE 0x12580000
78#define EXYNOS4X12_USBPHY_BASE 0x125B0000
79#define EXYNOS4X12_UART_BASE 0x13800000
80#define EXYNOS4X12_I2C_BASE 0x13860000
81#define EXYNOS4X12_PWMTIMER_BASE 0x139D0000
82
83#define EXYNOS4X12_ADC_BASE DEVICE_NOT_AVAILABLE
84#define EXYNOS4X12_DP_BASE DEVICE_NOT_AVAILABLE
85#define EXYNOS4X12_MODEM_BASE DEVICE_NOT_AVAILABLE
Minkyu Kang06081712013-04-01 19:22:40 +000086#define EXYNOS4X12_I2S_BASE DEVICE_NOT_AVAILABLE
87#define EXYNOS4X12_SPI_BASE DEVICE_NOT_AVAILABLE
88#define EXYNOS4X12_SPI_ISP_BASE DEVICE_NOT_AVAILABLE
Akshay Saraswata42e55a2013-03-20 21:00:56 +000089#define EXYNOS4X12_ACE_SFR_BASE DEVICE_NOT_AVAILABLE
Rajeshwari Shindebed24422013-07-04 12:29:17 +053090#define EXYNOS4X12_DMC_PHY_BASE DEVICE_NOT_AVAILABLE
Dani Krishna Mohan65c7ee62013-09-11 16:38:48 +053091#define EXYNOS4X12_AUDIOSS_BASE DEVICE_NOT_AVAILABLE
Vivek Gautama48bdb72013-09-14 14:02:46 +053092#define EXYNOS4X12_USB_HOST_XHCI_BASE DEVICE_NOT_AVAILABLE
93#define EXYNOS4X12_USB3PHY_BASE DEVICE_NOT_AVAILABLE
Chander Kashyap72370bb2012-12-25 20:13:38 +000094
95/* EXYNOS5 Common*/
Rajeshwari Shinde2535e912012-07-23 21:23:50 +000096#define EXYNOS5_I2C_SPACING 0x10000
97
Dani Krishna Mohan65c7ee62013-09-11 16:38:48 +053098#define EXYNOS5_AUDIOSS_BASE 0x03810000
Chander Kashyap34076a02012-02-05 23:01:46 +000099#define EXYNOS5_GPIO_PART4_BASE 0x03860000
100#define EXYNOS5_PRO_ID 0x10000000
101#define EXYNOS5_CLOCK_BASE 0x10010000
102#define EXYNOS5_POWER_BASE 0x10040000
103#define EXYNOS5_SWRESET 0x10040400
104#define EXYNOS5_SYSREG_BASE 0x10050000
Inderpal Singh848048a2013-04-04 23:09:20 +0000105#define EXYNOS5_TZPC_BASE 0x10100000
Chander Kashyap34076a02012-02-05 23:01:46 +0000106#define EXYNOS5_WATCHDOG_BASE 0x101D0000
Akshay Saraswata42e55a2013-03-20 21:00:56 +0000107#define EXYNOS5_ACE_SFR_BASE 0x10830000
Rajeshwari Shindebed24422013-07-04 12:29:17 +0530108#define EXYNOS5_DMC_PHY_BASE 0x10C00000
Chander Kashyap34076a02012-02-05 23:01:46 +0000109#define EXYNOS5_GPIO_PART3_BASE 0x10D10000
110#define EXYNOS5_DMC_CTRL_BASE 0x10DD0000
111#define EXYNOS5_GPIO_PART1_BASE 0x11400000
Donghwa Lee09552712012-04-05 19:36:10 +0000112#define EXYNOS5_MIPI_DSIM_BASE 0x11D00000
Vivek Gautama48bdb72013-09-14 14:02:46 +0530113#define EXYNOS5_USB_HOST_XHCI_BASE 0x12000000
114#define EXYNOS5_USB3PHY_BASE 0x12100000
Rajeshwari Shindedad39d42012-05-21 16:38:03 +0530115#define EXYNOS5_USB_HOST_EHCI_BASE 0x12110000
Rajeshwari Shinde0f91f132012-05-14 05:52:04 +0000116#define EXYNOS5_USBPHY_BASE 0x12130000
117#define EXYNOS5_USBOTG_BASE 0x12140000
Chander Kashyap34076a02012-02-05 23:01:46 +0000118#define EXYNOS5_MMC_BASE 0x12200000
119#define EXYNOS5_SROMC_BASE 0x12250000
Chander Kashyap34076a02012-02-05 23:01:46 +0000120#define EXYNOS5_UART_BASE 0x12C00000
Rajeshwari Shindebb5e46e2012-07-23 21:23:49 +0000121#define EXYNOS5_I2C_BASE 0x12C60000
Hatim RVd22fe022012-11-02 01:15:35 +0000122#define EXYNOS5_SPI_BASE 0x12D20000
Rajeshwari Shindecfbe9252012-10-25 19:49:28 +0000123#define EXYNOS5_I2S_BASE 0x12D60000
Chander Kashyap34076a02012-02-05 23:01:46 +0000124#define EXYNOS5_PWMTIMER_BASE 0x12DD0000
Hatim RVd22fe022012-11-02 01:15:35 +0000125#define EXYNOS5_SPI_ISP_BASE 0x131A0000
Chander Kashyap34076a02012-02-05 23:01:46 +0000126#define EXYNOS5_GPIO_PART2_BASE 0x13400000
127#define EXYNOS5_FIMD_BASE 0x14400000
Donghwa Lee33fd8142012-07-02 01:15:59 +0000128#define EXYNOS5_DP_BASE 0x145B0000
Chander Kashyap34076a02012-02-05 23:01:46 +0000129
130#define EXYNOS5_ADC_BASE DEVICE_NOT_AVAILABLE
131#define EXYNOS5_MODEM_BASE DEVICE_NOT_AVAILABLE
Minkyu Kangb1b24682011-01-24 15:22:23 +0900132
133#ifndef __ASSEMBLY__
134#include <asm/io.h>
135/* CPU detection macros */
136extern unsigned int s5p_cpu_id;
Minkyu Kang13398722011-05-16 19:45:54 +0900137extern unsigned int s5p_cpu_rev;
138
139static inline int s5p_get_cpu_rev(void)
140{
141 return s5p_cpu_rev;
142}
Minkyu Kangb1b24682011-01-24 15:22:23 +0900143
144static inline void s5p_set_cpu_id(void)
145{
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900146 unsigned int pro_id = (readl(EXYNOS4_PRO_ID) & 0x00FFF000) >> 12;
Minkyu Kangb1b24682011-01-24 15:22:23 +0900147
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900148 switch (pro_id) {
149 case 0x200:
150 /* Exynos4210 EVT0 */
151 s5p_cpu_id = 0x4210;
Minkyu Kang13398722011-05-16 19:45:54 +0900152 s5p_cpu_rev = 0;
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900153 break;
154 case 0x210:
155 /* Exynos4210 EVT1 */
156 s5p_cpu_id = 0x4210;
157 break;
158 case 0x412:
159 /* Exynos4412 */
160 s5p_cpu_id = 0x4412;
161 break;
162 case 0x520:
163 /* Exynos5250 */
164 s5p_cpu_id = 0x5250;
165 break;
Minkyu Kang13398722011-05-16 19:45:54 +0900166 }
Minkyu Kangb1b24682011-01-24 15:22:23 +0900167}
168
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900169static inline char *s5p_get_cpu_name(void)
170{
171 return EXYNOS_CPU_NAME;
172}
173
Minkyu Kangb1b24682011-01-24 15:22:23 +0900174#define IS_SAMSUNG_TYPE(type, id) \
Simon Glassabf09952013-06-11 11:14:50 -0700175static inline int __attribute__((no_instrument_function)) cpu_is_##type(void) \
Minkyu Kangb1b24682011-01-24 15:22:23 +0900176{ \
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900177 return (s5p_cpu_id >> 12) == id; \
Minkyu Kangb1b24682011-01-24 15:22:23 +0900178}
179
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900180IS_SAMSUNG_TYPE(exynos4, 0x4)
181IS_SAMSUNG_TYPE(exynos5, 0x5)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900182
Minkyu Kangc2797272012-10-15 03:06:32 +0000183#define IS_EXYNOS_TYPE(type, id) \
Simon Glassabf09952013-06-11 11:14:50 -0700184static inline int __attribute__((no_instrument_function)) \
185 proid_is_##type(void) \
Minkyu Kangc2797272012-10-15 03:06:32 +0000186{ \
187 return s5p_cpu_id == id; \
188}
189
190IS_EXYNOS_TYPE(exynos4210, 0x4210)
Chander Kashyap72370bb2012-12-25 20:13:38 +0000191IS_EXYNOS_TYPE(exynos4412, 0x4412)
Minkyu Kangc2797272012-10-15 03:06:32 +0000192IS_EXYNOS_TYPE(exynos5250, 0x5250)
193
Minkyu Kangb1b24682011-01-24 15:22:23 +0900194#define SAMSUNG_BASE(device, base) \
Simon Glassabf09952013-06-11 11:14:50 -0700195static inline unsigned int __attribute__((no_instrument_function)) \
196 samsung_get_base_##device(void) \
Minkyu Kangb1b24682011-01-24 15:22:23 +0900197{ \
Simon Glassabf09952013-06-11 11:14:50 -0700198 if (cpu_is_exynos4()) { \
Chander Kashyap72370bb2012-12-25 20:13:38 +0000199 if (proid_is_exynos4412()) \
200 return EXYNOS4X12_##base; \
Chander Kashyap4131a772011-12-06 23:34:12 +0000201 return EXYNOS4_##base; \
Chander Kashyap72370bb2012-12-25 20:13:38 +0000202 } else if (cpu_is_exynos5()) { \
Chander Kashyap34076a02012-02-05 23:01:46 +0000203 return EXYNOS5_##base; \
Chander Kashyap72370bb2012-12-25 20:13:38 +0000204 } \
205 return 0; \
Minkyu Kangb1b24682011-01-24 15:22:23 +0900206}
207
208SAMSUNG_BASE(adc, ADC_BASE)
209SAMSUNG_BASE(clock, CLOCK_BASE)
Akshay Saraswata42e55a2013-03-20 21:00:56 +0000210SAMSUNG_BASE(ace_sfr, ACE_SFR_BASE)
Donghwa Lee33fd8142012-07-02 01:15:59 +0000211SAMSUNG_BASE(dp, DP_BASE)
Donghwa Lee09552712012-04-05 19:36:10 +0000212SAMSUNG_BASE(sysreg, SYSREG_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900213SAMSUNG_BASE(fimd, FIMD_BASE)
Rajeshwari Shindebb5e46e2012-07-23 21:23:49 +0000214SAMSUNG_BASE(i2c, I2C_BASE)
Rajeshwari Shindecfbe9252012-10-25 19:49:28 +0000215SAMSUNG_BASE(i2s, I2S_BASE)
Donghwa Lee09552712012-04-05 19:36:10 +0000216SAMSUNG_BASE(mipi_dsim, MIPI_DSIM_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900217SAMSUNG_BASE(gpio_part1, GPIO_PART1_BASE)
218SAMSUNG_BASE(gpio_part2, GPIO_PART2_BASE)
219SAMSUNG_BASE(gpio_part3, GPIO_PART3_BASE)
Chander Kashyap34076a02012-02-05 23:01:46 +0000220SAMSUNG_BASE(gpio_part4, GPIO_PART4_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900221SAMSUNG_BASE(pro_id, PRO_ID)
222SAMSUNG_BASE(mmc, MMC_BASE)
223SAMSUNG_BASE(modem, MODEM_BASE)
224SAMSUNG_BASE(sromc, SROMC_BASE)
225SAMSUNG_BASE(swreset, SWRESET)
226SAMSUNG_BASE(timer, PWMTIMER_BASE)
227SAMSUNG_BASE(uart, UART_BASE)
228SAMSUNG_BASE(usb_phy, USBPHY_BASE)
Vivek Gautama48bdb72013-09-14 14:02:46 +0530229SAMSUNG_BASE(usb3_phy, USB3PHY_BASE)
Rajeshwari Shindedad39d42012-05-21 16:38:03 +0530230SAMSUNG_BASE(usb_ehci, USB_HOST_EHCI_BASE)
Vivek Gautama48bdb72013-09-14 14:02:46 +0530231SAMSUNG_BASE(usb_xhci, USB_HOST_XHCI_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900232SAMSUNG_BASE(usb_otg, USBOTG_BASE)
233SAMSUNG_BASE(watchdog, WATCHDOG_BASE)
HeungJun, Kimb3717272012-01-16 21:13:04 +0000234SAMSUNG_BASE(power, POWER_BASE)
Hatim RVd22fe022012-11-02 01:15:35 +0000235SAMSUNG_BASE(spi, SPI_BASE)
236SAMSUNG_BASE(spi_isp, SPI_ISP_BASE)
Inderpal Singh848048a2013-04-04 23:09:20 +0000237SAMSUNG_BASE(tzpc, TZPC_BASE)
Rajeshwari Shindebed24422013-07-04 12:29:17 +0530238SAMSUNG_BASE(dmc_ctrl, DMC_CTRL_BASE)
239SAMSUNG_BASE(dmc_phy, DMC_PHY_BASE)
Dani Krishna Mohan65c7ee62013-09-11 16:38:48 +0530240SAMSUNG_BASE(audio_ass, AUDIOSS_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900241#endif
242
Chander Kashyap4131a772011-12-06 23:34:12 +0000243#endif /* _EXYNOS4_CPU_H */