blob: cb924fba8b09e4ede5facab1755bf71a249bd949 [file] [log] [blame]
Minkyu Kangb1b24682011-01-24 15:22:23 +09001/*
2 * (C) Copyright 2010 Samsung Electronics
3 * Minkyu Kang <mk7.kang@samsung.com>
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Minkyu Kangb1b24682011-01-24 15:22:23 +09006 */
7
Chander Kashyap4131a772011-12-06 23:34:12 +00008#ifndef _EXYNOS4_CPU_H
9#define _EXYNOS4_CPU_H
Minkyu Kangb1b24682011-01-24 15:22:23 +090010
Chander Kashyap34076a02012-02-05 23:01:46 +000011#define DEVICE_NOT_AVAILABLE 0
12
Minkyu Kangf92e88e2012-04-26 15:48:32 +090013#define EXYNOS_CPU_NAME "Exynos"
Chander Kashyap4131a772011-12-06 23:34:12 +000014#define EXYNOS4_ADDR_BASE 0x10000000
Minkyu Kangb1b24682011-01-24 15:22:23 +090015
Chander Kashyap72370bb2012-12-25 20:13:38 +000016/* EXYNOS4 Common*/
Piotr Wilczek2c7e06c2012-11-20 02:19:03 +000017#define EXYNOS4_I2C_SPACING 0x10000
18
Chander Kashyap4131a772011-12-06 23:34:12 +000019#define EXYNOS4_GPIO_PART3_BASE 0x03860000
20#define EXYNOS4_PRO_ID 0x10000000
Donghwa Lee09552712012-04-05 19:36:10 +000021#define EXYNOS4_SYSREG_BASE 0x10010000
Chander Kashyap4131a772011-12-06 23:34:12 +000022#define EXYNOS4_POWER_BASE 0x10020000
23#define EXYNOS4_SWRESET 0x10020400
24#define EXYNOS4_CLOCK_BASE 0x10030000
25#define EXYNOS4_SYSTIMER_BASE 0x10050000
26#define EXYNOS4_WATCHDOG_BASE 0x10060000
Inderpal Singh848048a2013-04-04 23:09:20 +000027#define EXYNOS4_TZPC_BASE 0x10110000
Chander Kashyap4131a772011-12-06 23:34:12 +000028#define EXYNOS4_MIU_BASE 0x10600000
Rajeshwari Shindebed24422013-07-04 12:29:17 +053029#define EXYNOS4_DMC_CTRL_BASE 0x10400000
Chander Kashyap4131a772011-12-06 23:34:12 +000030#define EXYNOS4_GPIO_PART2_BASE 0x11000000
31#define EXYNOS4_GPIO_PART1_BASE 0x11400000
32#define EXYNOS4_FIMD_BASE 0x11C00000
Donghwa Lee09552712012-04-05 19:36:10 +000033#define EXYNOS4_MIPI_DSIM_BASE 0x11C80000
Chander Kashyap4131a772011-12-06 23:34:12 +000034#define EXYNOS4_USBOTG_BASE 0x12480000
35#define EXYNOS4_MMC_BASE 0x12510000
36#define EXYNOS4_SROMC_BASE 0x12570000
Rajeshwari Shindedad39d42012-05-21 16:38:03 +053037#define EXYNOS4_USB_HOST_EHCI_BASE 0x12580000
Chander Kashyap4131a772011-12-06 23:34:12 +000038#define EXYNOS4_USBPHY_BASE 0x125B0000
39#define EXYNOS4_UART_BASE 0x13800000
Rajeshwari Shindebb5e46e2012-07-23 21:23:49 +000040#define EXYNOS4_I2C_BASE 0x13860000
Chander Kashyap4131a772011-12-06 23:34:12 +000041#define EXYNOS4_ADC_BASE 0x13910000
Hatim RVd22fe022012-11-02 01:15:35 +000042#define EXYNOS4_SPI_BASE 0x13920000
Chander Kashyap4131a772011-12-06 23:34:12 +000043#define EXYNOS4_PWMTIMER_BASE 0x139D0000
44#define EXYNOS4_MODEM_BASE 0x13A00000
Chander Kashyap34076a02012-02-05 23:01:46 +000045#define EXYNOS4_USBPHY_CONTROL 0x10020704
Rajeshwari Shindecfbe9252012-10-25 19:49:28 +000046#define EXYNOS4_I2S_BASE 0xE2100000
Chander Kashyap34076a02012-02-05 23:01:46 +000047
48#define EXYNOS4_GPIO_PART4_BASE DEVICE_NOT_AVAILABLE
Donghwa Lee33fd8142012-07-02 01:15:59 +000049#define EXYNOS4_DP_BASE DEVICE_NOT_AVAILABLE
Hatim RVd22fe022012-11-02 01:15:35 +000050#define EXYNOS4_SPI_ISP_BASE DEVICE_NOT_AVAILABLE
Akshay Saraswata42e55a2013-03-20 21:00:56 +000051#define EXYNOS4_ACE_SFR_BASE DEVICE_NOT_AVAILABLE
Rajeshwari Shindebed24422013-07-04 12:29:17 +053052#define EXYNOS4_DMC_PHY_BASE DEVICE_NOT_AVAILABLE
Chander Kashyap34076a02012-02-05 23:01:46 +000053
Chander Kashyap72370bb2012-12-25 20:13:38 +000054/* EXYNOS4X12 */
55#define EXYNOS4X12_GPIO_PART3_BASE 0x03860000
56#define EXYNOS4X12_PRO_ID 0x10000000
57#define EXYNOS4X12_SYSREG_BASE 0x10010000
58#define EXYNOS4X12_POWER_BASE 0x10020000
59#define EXYNOS4X12_SWRESET 0x10020400
60#define EXYNOS4X12_USBPHY_CONTROL 0x10020704
61#define EXYNOS4X12_CLOCK_BASE 0x10030000
62#define EXYNOS4X12_SYSTIMER_BASE 0x10050000
63#define EXYNOS4X12_WATCHDOG_BASE 0x10060000
Inderpal Singh848048a2013-04-04 23:09:20 +000064#define EXYNOS4X12_TZPC_BASE 0x10110000
Rajeshwari Shindebed24422013-07-04 12:29:17 +053065#define EXYNOS4X12_DMC_CTRL_BASE 0x10600000
Chander Kashyap72370bb2012-12-25 20:13:38 +000066#define EXYNOS4X12_GPIO_PART4_BASE 0x106E0000
67#define EXYNOS4X12_GPIO_PART2_BASE 0x11000000
68#define EXYNOS4X12_GPIO_PART1_BASE 0x11400000
69#define EXYNOS4X12_FIMD_BASE 0x11C00000
70#define EXYNOS4X12_MIPI_DSIM_BASE 0x11C80000
71#define EXYNOS4X12_USBOTG_BASE 0x12480000
72#define EXYNOS4X12_MMC_BASE 0x12510000
73#define EXYNOS4X12_SROMC_BASE 0x12570000
74#define EXYNOS4X12_USB_HOST_EHCI_BASE 0x12580000
75#define EXYNOS4X12_USBPHY_BASE 0x125B0000
76#define EXYNOS4X12_UART_BASE 0x13800000
77#define EXYNOS4X12_I2C_BASE 0x13860000
78#define EXYNOS4X12_PWMTIMER_BASE 0x139D0000
79
80#define EXYNOS4X12_ADC_BASE DEVICE_NOT_AVAILABLE
81#define EXYNOS4X12_DP_BASE DEVICE_NOT_AVAILABLE
82#define EXYNOS4X12_MODEM_BASE DEVICE_NOT_AVAILABLE
Minkyu Kang06081712013-04-01 19:22:40 +000083#define EXYNOS4X12_I2S_BASE DEVICE_NOT_AVAILABLE
84#define EXYNOS4X12_SPI_BASE DEVICE_NOT_AVAILABLE
85#define EXYNOS4X12_SPI_ISP_BASE DEVICE_NOT_AVAILABLE
Akshay Saraswata42e55a2013-03-20 21:00:56 +000086#define EXYNOS4X12_ACE_SFR_BASE DEVICE_NOT_AVAILABLE
Rajeshwari Shindebed24422013-07-04 12:29:17 +053087#define EXYNOS4X12_DMC_PHY_BASE DEVICE_NOT_AVAILABLE
Chander Kashyap72370bb2012-12-25 20:13:38 +000088
89/* EXYNOS5 Common*/
Rajeshwari Shinde2535e912012-07-23 21:23:50 +000090#define EXYNOS5_I2C_SPACING 0x10000
91
Chander Kashyap34076a02012-02-05 23:01:46 +000092#define EXYNOS5_GPIO_PART4_BASE 0x03860000
93#define EXYNOS5_PRO_ID 0x10000000
94#define EXYNOS5_CLOCK_BASE 0x10010000
95#define EXYNOS5_POWER_BASE 0x10040000
96#define EXYNOS5_SWRESET 0x10040400
97#define EXYNOS5_SYSREG_BASE 0x10050000
Inderpal Singh848048a2013-04-04 23:09:20 +000098#define EXYNOS5_TZPC_BASE 0x10100000
Chander Kashyap34076a02012-02-05 23:01:46 +000099#define EXYNOS5_WATCHDOG_BASE 0x101D0000
Akshay Saraswata42e55a2013-03-20 21:00:56 +0000100#define EXYNOS5_ACE_SFR_BASE 0x10830000
Rajeshwari Shindebed24422013-07-04 12:29:17 +0530101#define EXYNOS5_DMC_PHY_BASE 0x10C00000
Chander Kashyap34076a02012-02-05 23:01:46 +0000102#define EXYNOS5_GPIO_PART3_BASE 0x10D10000
103#define EXYNOS5_DMC_CTRL_BASE 0x10DD0000
104#define EXYNOS5_GPIO_PART1_BASE 0x11400000
Donghwa Lee09552712012-04-05 19:36:10 +0000105#define EXYNOS5_MIPI_DSIM_BASE 0x11D00000
Rajeshwari Shindedad39d42012-05-21 16:38:03 +0530106#define EXYNOS5_USB_HOST_EHCI_BASE 0x12110000
Rajeshwari Shinde0f91f132012-05-14 05:52:04 +0000107#define EXYNOS5_USBPHY_BASE 0x12130000
108#define EXYNOS5_USBOTG_BASE 0x12140000
Chander Kashyap34076a02012-02-05 23:01:46 +0000109#define EXYNOS5_MMC_BASE 0x12200000
110#define EXYNOS5_SROMC_BASE 0x12250000
Chander Kashyap34076a02012-02-05 23:01:46 +0000111#define EXYNOS5_UART_BASE 0x12C00000
Rajeshwari Shindebb5e46e2012-07-23 21:23:49 +0000112#define EXYNOS5_I2C_BASE 0x12C60000
Hatim RVd22fe022012-11-02 01:15:35 +0000113#define EXYNOS5_SPI_BASE 0x12D20000
Rajeshwari Shindecfbe9252012-10-25 19:49:28 +0000114#define EXYNOS5_I2S_BASE 0x12D60000
Chander Kashyap34076a02012-02-05 23:01:46 +0000115#define EXYNOS5_PWMTIMER_BASE 0x12DD0000
Hatim RVd22fe022012-11-02 01:15:35 +0000116#define EXYNOS5_SPI_ISP_BASE 0x131A0000
Chander Kashyap34076a02012-02-05 23:01:46 +0000117#define EXYNOS5_GPIO_PART2_BASE 0x13400000
118#define EXYNOS5_FIMD_BASE 0x14400000
Donghwa Lee33fd8142012-07-02 01:15:59 +0000119#define EXYNOS5_DP_BASE 0x145B0000
Chander Kashyap34076a02012-02-05 23:01:46 +0000120
121#define EXYNOS5_ADC_BASE DEVICE_NOT_AVAILABLE
122#define EXYNOS5_MODEM_BASE DEVICE_NOT_AVAILABLE
Minkyu Kangb1b24682011-01-24 15:22:23 +0900123
124#ifndef __ASSEMBLY__
125#include <asm/io.h>
126/* CPU detection macros */
127extern unsigned int s5p_cpu_id;
Minkyu Kang13398722011-05-16 19:45:54 +0900128extern unsigned int s5p_cpu_rev;
129
130static inline int s5p_get_cpu_rev(void)
131{
132 return s5p_cpu_rev;
133}
Minkyu Kangb1b24682011-01-24 15:22:23 +0900134
135static inline void s5p_set_cpu_id(void)
136{
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900137 unsigned int pro_id = (readl(EXYNOS4_PRO_ID) & 0x00FFF000) >> 12;
Minkyu Kangb1b24682011-01-24 15:22:23 +0900138
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900139 switch (pro_id) {
140 case 0x200:
141 /* Exynos4210 EVT0 */
142 s5p_cpu_id = 0x4210;
Minkyu Kang13398722011-05-16 19:45:54 +0900143 s5p_cpu_rev = 0;
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900144 break;
145 case 0x210:
146 /* Exynos4210 EVT1 */
147 s5p_cpu_id = 0x4210;
148 break;
149 case 0x412:
150 /* Exynos4412 */
151 s5p_cpu_id = 0x4412;
152 break;
153 case 0x520:
154 /* Exynos5250 */
155 s5p_cpu_id = 0x5250;
156 break;
Minkyu Kang13398722011-05-16 19:45:54 +0900157 }
Minkyu Kangb1b24682011-01-24 15:22:23 +0900158}
159
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900160static inline char *s5p_get_cpu_name(void)
161{
162 return EXYNOS_CPU_NAME;
163}
164
Minkyu Kangb1b24682011-01-24 15:22:23 +0900165#define IS_SAMSUNG_TYPE(type, id) \
Simon Glassabf09952013-06-11 11:14:50 -0700166static inline int __attribute__((no_instrument_function)) cpu_is_##type(void) \
Minkyu Kangb1b24682011-01-24 15:22:23 +0900167{ \
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900168 return (s5p_cpu_id >> 12) == id; \
Minkyu Kangb1b24682011-01-24 15:22:23 +0900169}
170
Minkyu Kangf92e88e2012-04-26 15:48:32 +0900171IS_SAMSUNG_TYPE(exynos4, 0x4)
172IS_SAMSUNG_TYPE(exynos5, 0x5)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900173
Minkyu Kangc2797272012-10-15 03:06:32 +0000174#define IS_EXYNOS_TYPE(type, id) \
Simon Glassabf09952013-06-11 11:14:50 -0700175static inline int __attribute__((no_instrument_function)) \
176 proid_is_##type(void) \
Minkyu Kangc2797272012-10-15 03:06:32 +0000177{ \
178 return s5p_cpu_id == id; \
179}
180
181IS_EXYNOS_TYPE(exynos4210, 0x4210)
Chander Kashyap72370bb2012-12-25 20:13:38 +0000182IS_EXYNOS_TYPE(exynos4412, 0x4412)
Minkyu Kangc2797272012-10-15 03:06:32 +0000183IS_EXYNOS_TYPE(exynos5250, 0x5250)
184
Minkyu Kangb1b24682011-01-24 15:22:23 +0900185#define SAMSUNG_BASE(device, base) \
Simon Glassabf09952013-06-11 11:14:50 -0700186static inline unsigned int __attribute__((no_instrument_function)) \
187 samsung_get_base_##device(void) \
Minkyu Kangb1b24682011-01-24 15:22:23 +0900188{ \
Simon Glassabf09952013-06-11 11:14:50 -0700189 if (cpu_is_exynos4()) { \
Chander Kashyap72370bb2012-12-25 20:13:38 +0000190 if (proid_is_exynos4412()) \
191 return EXYNOS4X12_##base; \
Chander Kashyap4131a772011-12-06 23:34:12 +0000192 return EXYNOS4_##base; \
Chander Kashyap72370bb2012-12-25 20:13:38 +0000193 } else if (cpu_is_exynos5()) { \
Chander Kashyap34076a02012-02-05 23:01:46 +0000194 return EXYNOS5_##base; \
Chander Kashyap72370bb2012-12-25 20:13:38 +0000195 } \
196 return 0; \
Minkyu Kangb1b24682011-01-24 15:22:23 +0900197}
198
199SAMSUNG_BASE(adc, ADC_BASE)
200SAMSUNG_BASE(clock, CLOCK_BASE)
Akshay Saraswata42e55a2013-03-20 21:00:56 +0000201SAMSUNG_BASE(ace_sfr, ACE_SFR_BASE)
Donghwa Lee33fd8142012-07-02 01:15:59 +0000202SAMSUNG_BASE(dp, DP_BASE)
Donghwa Lee09552712012-04-05 19:36:10 +0000203SAMSUNG_BASE(sysreg, SYSREG_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900204SAMSUNG_BASE(fimd, FIMD_BASE)
Rajeshwari Shindebb5e46e2012-07-23 21:23:49 +0000205SAMSUNG_BASE(i2c, I2C_BASE)
Rajeshwari Shindecfbe9252012-10-25 19:49:28 +0000206SAMSUNG_BASE(i2s, I2S_BASE)
Donghwa Lee09552712012-04-05 19:36:10 +0000207SAMSUNG_BASE(mipi_dsim, MIPI_DSIM_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900208SAMSUNG_BASE(gpio_part1, GPIO_PART1_BASE)
209SAMSUNG_BASE(gpio_part2, GPIO_PART2_BASE)
210SAMSUNG_BASE(gpio_part3, GPIO_PART3_BASE)
Chander Kashyap34076a02012-02-05 23:01:46 +0000211SAMSUNG_BASE(gpio_part4, GPIO_PART4_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900212SAMSUNG_BASE(pro_id, PRO_ID)
213SAMSUNG_BASE(mmc, MMC_BASE)
214SAMSUNG_BASE(modem, MODEM_BASE)
215SAMSUNG_BASE(sromc, SROMC_BASE)
216SAMSUNG_BASE(swreset, SWRESET)
217SAMSUNG_BASE(timer, PWMTIMER_BASE)
218SAMSUNG_BASE(uart, UART_BASE)
219SAMSUNG_BASE(usb_phy, USBPHY_BASE)
Rajeshwari Shindedad39d42012-05-21 16:38:03 +0530220SAMSUNG_BASE(usb_ehci, USB_HOST_EHCI_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900221SAMSUNG_BASE(usb_otg, USBOTG_BASE)
222SAMSUNG_BASE(watchdog, WATCHDOG_BASE)
HeungJun, Kimb3717272012-01-16 21:13:04 +0000223SAMSUNG_BASE(power, POWER_BASE)
Hatim RVd22fe022012-11-02 01:15:35 +0000224SAMSUNG_BASE(spi, SPI_BASE)
225SAMSUNG_BASE(spi_isp, SPI_ISP_BASE)
Inderpal Singh848048a2013-04-04 23:09:20 +0000226SAMSUNG_BASE(tzpc, TZPC_BASE)
Rajeshwari Shindebed24422013-07-04 12:29:17 +0530227SAMSUNG_BASE(dmc_ctrl, DMC_CTRL_BASE)
228SAMSUNG_BASE(dmc_phy, DMC_PHY_BASE)
Minkyu Kangb1b24682011-01-24 15:22:23 +0900229#endif
230
Chander Kashyap4131a772011-12-06 23:34:12 +0000231#endif /* _EXYNOS4_CPU_H */