blob: 7798b066252273944942c5348e45e5bf18417aa2 [file] [log] [blame]
TsiChungLiew99b037a2008-01-14 17:43:33 -06001/*
2 * Configuation settings for the Freescale MCF52277 EVB board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew99b037a2008-01-14 17:43:33 -06008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M52277EVB_H
15#define _M52277EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew99b037a2008-01-14 17:43:33 -060021
TsiChungLiew99b037a2008-01-14 17:43:33 -060022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew99b037a2008-01-14 17:43:33 -060024
25#undef CONFIG_WATCHDOG
26
27#define CONFIG_TIMESTAMP /* Print image info with timestamp */
28
29/*
30 * BOOTP options
31 */
32#define CONFIG_BOOTP_BOOTFILESIZE
TsiChungLiew99b037a2008-01-14 17:43:33 -060033
TsiChung Liew39966e32008-10-21 15:37:02 +000034#define CONFIG_HOSTNAME M52277EVB
35#define CONFIG_SYS_UBOOT_END 0x3FFFF
36#define CONFIG_SYS_LOAD_ADDR2 0x40010007
37#ifdef CONFIG_SYS_STMICRO_BOOT
38/* ST Micro serial flash */
TsiChungLiew99b037a2008-01-14 17:43:33 -060039#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +020040 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000041 "loadaddr=0x40010000\0" \
42 "uboot=u-boot.bin\0" \
43 "load=loadb ${loadaddr} ${baudrate};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020044 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060045 "upd=run load; run prog\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000046 "prog=sf probe 0:2 10000 1;" \
47 "sf erase 0 30000;" \
48 "sf write ${loadaddr} 0 30000;" \
TsiChungLiew99b037a2008-01-14 17:43:33 -060049 "save\0" \
50 ""
TsiChung Liew39966e32008-10-21 15:37:02 +000051#endif
52#ifdef CONFIG_SYS_SPANSION_BOOT
53#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut0b3176c2012-09-23 17:41:24 +020054 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000055 "loadaddr=0x40010000\0" \
56 "uboot=u-boot.bin\0" \
57 "load=loadb ${loadaddr} ${baudrate}\0" \
58 "upd=run load; run prog\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020059 "prog=prot off " __stringify(CONFIG_SYS_FLASH_BASE) \
60 " " __stringify(CONFIG_SYS_UBOOT_END) ";" \
61 "era " __stringify(CONFIG_SYS_FLASH_BASE) " " \
62 __stringify(CONFIG_SYS_UBOOT_END) ";" \
63 "cp.b ${loadaddr} " __stringify(CONFIG_SYS_FLASH_BASE) \
TsiChung Liew39966e32008-10-21 15:37:02 +000064 " ${filesize}; save\0" \
65 "updsbf=run loadsbf; run progsbf\0" \
66 "loadsbf=loadb ${loadaddr} ${baudrate};" \
Marek Vasut0b3176c2012-09-23 17:41:24 +020067 "loadb " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${baudrate} \0" \
TsiChung Liew39966e32008-10-21 15:37:02 +000068 "progsbf=sf probe 0:2 10000 1;" \
69 "sf erase 0 30000;" \
70 "sf write ${loadaddr} 0 30000;" \
71 ""
72#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -060073
TsiChungLiew99b037a2008-01-14 17:43:33 -060074/* LCD */
75#ifdef CONFIG_CMD_BMP
TsiChungLiew99b037a2008-01-14 17:43:33 -060076#define CONFIG_SPLASH_SCREEN
77#define CONFIG_LCD_LOGO
78#define CONFIG_SHARP_LQ035Q7DH06
79#endif
80
81/* USB */
82#ifdef CONFIG_CMD_USB
TsiChung Liew39966e32008-10-21 15:37:02 +000083#define CONFIG_SYS_USB_EHCI_REGS_BASE 0xFC0B0000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_USB_EHCI_CPU_INIT
TsiChungLiew99b037a2008-01-14 17:43:33 -060085#endif
86
87/* Realtime clock */
88#define CONFIG_MCFRTC
89#undef RTC_DEBUG
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
TsiChungLiew99b037a2008-01-14 17:43:33 -060091
92/* Timer */
93#define CONFIG_MCFTMR
94#undef CONFIG_MCFPIT
95
96/* I2c */
Heiko Schocherf2850742012-10-24 13:48:22 +020097#define CONFIG_SYS_I2C
98#define CONFIG_SYS_I2C_FSL
99#define CONFIG_SYS_FSL_I2C_SPEED 80000
100#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
101#define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
TsiChung Liew39966e32008-10-21 15:37:02 +0000102#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
103
104/* DSPI and Serial Flash */
105#define CONFIG_CF_DSPI
106#define CONFIG_HARD_SPI
TsiChung Liew39966e32008-10-21 15:37:02 +0000107#define CONFIG_SYS_SBFHDR_SIZE 0x7
108#ifdef CONFIG_CMD_SPI
109# define CONFIG_SYS_DSPI_CS2
TsiChung Liew39966e32008-10-21 15:37:02 +0000110
TsiChung Liewa424ba22009-06-30 14:18:29 +0000111# define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
112 DSPI_CTAR_PCSSCK_1CLK | \
113 DSPI_CTAR_PASC(0) | \
114 DSPI_CTAR_PDT(0) | \
115 DSPI_CTAR_CSSCK(0) | \
116 DSPI_CTAR_ASC(0) | \
117 DSPI_CTAR_DT(1))
TsiChung Liew39966e32008-10-21 15:37:02 +0000118#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600119
120/* Input, PCI, Flexbus, and VCO */
121#define CONFIG_EXTRA_CLOCK
122
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_INPUT_CLKSRC 16000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600124
TsiChung Liew39966e32008-10-21 15:37:02 +0000125#define CONFIG_PRAM 2048 /* 2048 KB */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600126
TsiChung Liew39966e32008-10-21 15:37:02 +0000127#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600128
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_MBAR 0xFC000000
TsiChungLiew99b037a2008-01-14 17:43:33 -0600130
131/*
132 * Low Level Configuration Settings
133 * (address mappings, register initial values, etc.)
134 * You should know what you are doing if you make changes here.
135 */
136
TsiChung Liew39966e32008-10-21 15:37:02 +0000137/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600138 * Definitions for initial stack pointer and data area (in DPRAM)
139 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140#define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200141#define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
TsiChung Liew39966e32008-10-21 15:37:02 +0000142#define CONFIG_SYS_INIT_RAM_CTRL 0x221
Wolfgang Denk0191e472010-10-26 14:34:52 +0200143#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
TsiChung Liew39966e32008-10-21 15:37:02 +0000144#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 32)
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200145#define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600146
TsiChung Liew39966e32008-10-21 15:37:02 +0000147/*
TsiChungLiew99b037a2008-01-14 17:43:33 -0600148 * Start addresses for the final memory configuration
149 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew99b037a2008-01-14 17:43:33 -0600151 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_SDRAM_BASE 0x40000000
153#define CONFIG_SYS_SDRAM_SIZE 64 /* SDRAM size in MB */
154#define CONFIG_SYS_SDRAM_CFG1 0x43711630
155#define CONFIG_SYS_SDRAM_CFG2 0x56670000
156#define CONFIG_SYS_SDRAM_CTRL 0xE1092000
157#define CONFIG_SYS_SDRAM_EMOD 0x81810000
158#define CONFIG_SYS_SDRAM_MODE 0x00CD0000
TsiChung Liew39966e32008-10-21 15:37:02 +0000159#define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x00
TsiChungLiew99b037a2008-01-14 17:43:33 -0600160
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200161#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
162#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600163
TsiChung Liew39966e32008-10-21 15:37:02 +0000164#ifdef CONFIG_CF_SBF
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200165# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
TsiChung Liew39966e32008-10-21 15:37:02 +0000166#else
167# define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
168#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
170#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
171#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiew99b037a2008-01-14 17:43:33 -0600172
173/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000175#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600176
TsiChung Liew39966e32008-10-21 15:37:02 +0000177/*
178 * Configuration for environment
Jason Jin319ac6d2011-10-27 15:44:52 +0800179 * Environment is not embedded in u-boot. First time runing may have env
180 * crc error warning if there is no correct environment on the flash.
TsiChungLiew99b037a2008-01-14 17:43:33 -0600181 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000182#ifdef CONFIG_CF_SBF
TsiChung Liew39966e32008-10-21 15:37:02 +0000183# define CONFIG_ENV_SPI_CS 2
TsiChung Liew39966e32008-10-21 15:37:02 +0000184#endif
185#define CONFIG_ENV_OVERWRITE 1
TsiChungLiew99b037a2008-01-14 17:43:33 -0600186
187/*-----------------------------------------------------------------------
188 * FLASH organization
189 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000190#ifdef CONFIG_SYS_STMICRO_BOOT
TsiChung Liewa424ba22009-06-30 14:18:29 +0000191# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jason Jin319ac6d2011-10-27 15:44:52 +0800192# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
TsiChung Liew39966e32008-10-21 15:37:02 +0000193# define CONFIG_ENV_OFFSET 0x30000
194# define CONFIG_ENV_SIZE 0x1000
195# define CONFIG_ENV_SECT_SIZE 0x10000
196#endif
197#ifdef CONFIG_SYS_SPANSION_BOOT
198# define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
199# define CONFIG_SYS_FLASH0_BASE CONFIG_SYS_CS0_BASE
Jason Jin319ac6d2011-10-27 15:44:52 +0800200# define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
TsiChung Liew39966e32008-10-21 15:37:02 +0000201# define CONFIG_ENV_SIZE 0x1000
202# define CONFIG_ENV_SECT_SIZE 0x8000
203#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600204
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_FLASH_CFI
206#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200207# define CONFIG_FLASH_CFI_DRIVER 1
TsiChung Liewb7d482b2009-06-11 12:50:05 +0000208# define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
209# define CONFIG_FLASH_SPANSION_S29WS_N 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
211# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
212# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
213# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
214# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
215# define CONFIG_SYS_FLASH_CHECKSUM
TsiChung Liew39966e32008-10-21 15:37:02 +0000216# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
TsiChungLiew99b037a2008-01-14 17:43:33 -0600217#endif
218
angelo@sysam.it6312a952015-03-29 22:54:16 +0200219#define LDS_BOARD_TEXT \
220 arch/m68k/cpu/mcf5227x/built-in.o (.text*) \
221 arch/m68k/lib/built-in.o (.text*)
222
TsiChungLiew99b037a2008-01-14 17:43:33 -0600223/*
224 * This is setting for JFFS2 support in u-boot.
225 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
226 */
227#ifdef CONFIG_CMD_JFFS2
228# define CONFIG_JFFS2_DEV "nor0"
229# define CONFIG_JFFS2_PART_SIZE (0x01000000 - 0x40000)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230# define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x40000)
TsiChungLiew99b037a2008-01-14 17:43:33 -0600231#endif
232
233/*-----------------------------------------------------------------------
234 * Cache Configuration
235 */
TsiChung Liew39966e32008-10-21 15:37:02 +0000236#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew99b037a2008-01-14 17:43:33 -0600237
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600238#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200239 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600240#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200241 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600242#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
243#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
244 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
245 CF_ACR_EN | CF_ACR_SM_ALL)
246#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
247 CF_CACR_DISD | CF_CACR_INVI | \
248 CF_CACR_CEIB | CF_CACR_DCM | \
249 CF_CACR_EUSP)
250
TsiChungLiew99b037a2008-01-14 17:43:33 -0600251/*-----------------------------------------------------------------------
252 * Memory bank definitions
253 */
254/*
255 * CS0 - NOR Flash
256 * CS1 - Available
257 * CS2 - Available
258 * CS3 - Available
259 * CS4 - Available
260 * CS5 - Available
261 */
262
TsiChung Liew39966e32008-10-21 15:37:02 +0000263#ifdef CONFIG_CF_SBF
264#define CONFIG_SYS_CS0_BASE 0x04000000
265#define CONFIG_SYS_CS0_MASK 0x00FF0001
266#define CONFIG_SYS_CS0_CTRL 0x00001FA0
267#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_CS0_BASE 0x00000000
269#define CONFIG_SYS_CS0_MASK 0x00FF0001
270#define CONFIG_SYS_CS0_CTRL 0x00001FA0
TsiChung Liew39966e32008-10-21 15:37:02 +0000271#endif
TsiChungLiew99b037a2008-01-14 17:43:33 -0600272
273#endif /* _M52277EVB_H */