Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 1 | /* |
Masahiro Yamada | 0c2eeee | 2015-03-23 00:07:23 +0900 | [diff] [blame] | 2 | * Copyright (C) 2011-2015 Panasonic Corporation |
| 3 | * Copyright (C) 2015 Socionext Inc. |
Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 4 | * |
| 5 | * SPDX-License-Identifier: GPL-2.0+ |
| 6 | */ |
| 7 | |
Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 8 | #include <asm/io.h> |
Masahiro Yamada | 95387e2 | 2015-02-27 02:26:44 +0900 | [diff] [blame] | 9 | #include <mach/sg-regs.h> |
Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 10 | |
| 11 | void pin_init(void) |
| 12 | { |
| 13 | u32 tmp; |
| 14 | |
| 15 | /* Comment format: PAD Name -> Function Name */ |
| 16 | |
Masahiro Yamada | bb2ff9d | 2014-10-03 19:21:06 +0900 | [diff] [blame] | 17 | #ifdef CONFIG_NAND_DENALI |
| 18 | sg_set_pinsel(158, 0); /* XNFRE -> XNFRE_GB */ |
| 19 | sg_set_pinsel(159, 0); /* XNFWE -> XNFWE_GB */ |
| 20 | sg_set_pinsel(160, 0); /* XFALE -> NFALE_GB */ |
| 21 | sg_set_pinsel(161, 0); /* XFCLE -> NFCLE_GB */ |
| 22 | sg_set_pinsel(162, 0); /* XNFWP -> XFNWP_GB */ |
| 23 | sg_set_pinsel(163, 0); /* XNFCE0 -> XNFCE0_GB */ |
| 24 | sg_set_pinsel(164, 0); /* NANDRYBY0 -> NANDRYBY0_GB */ |
| 25 | sg_set_pinsel(22, 0); /* MMCCLK -> XFNCE1_GB */ |
| 26 | sg_set_pinsel(23, 0); /* MMCCMD -> NANDRYBY1_GB */ |
| 27 | sg_set_pinsel(24, 0); /* MMCDAT0 -> NFD0_GB */ |
| 28 | sg_set_pinsel(25, 0); /* MMCDAT1 -> NFD1_GB */ |
| 29 | sg_set_pinsel(26, 0); /* MMCDAT2 -> NFD2_GB */ |
| 30 | sg_set_pinsel(27, 0); /* MMCDAT3 -> NFD3_GB */ |
| 31 | sg_set_pinsel(28, 0); /* MMCDAT4 -> NFD4_GB */ |
| 32 | sg_set_pinsel(29, 0); /* MMCDAT5 -> NFD5_GB */ |
| 33 | sg_set_pinsel(30, 0); /* MMCDAT6 -> NFD6_GB */ |
| 34 | sg_set_pinsel(31, 0); /* MMCDAT7 -> NFD7_GB */ |
| 35 | #endif |
| 36 | |
| 37 | #ifdef CONFIG_USB_EHCI_UNIPHIER |
| 38 | sg_set_pinsel(53, 0); /* USB0VBUS -> USB0VBUS */ |
| 39 | sg_set_pinsel(54, 0); /* USB0OD -> USB0OD */ |
| 40 | sg_set_pinsel(55, 0); /* USB1VBUS -> USB1VBUS */ |
| 41 | sg_set_pinsel(56, 0); /* USB1OD -> USB1OD */ |
| 42 | /* sg_set_pinsel(67, 23); */ /* PCOE -> USB2VBUS */ |
| 43 | /* sg_set_pinsel(68, 23); */ /* PCWAIT -> USB2OD */ |
| 44 | #endif |
| 45 | |
| 46 | tmp = readl(SG_IECTRL); |
| 47 | tmp |= 0x41; |
| 48 | writel(tmp, SG_IECTRL); |
| 49 | } |