blob: 2aeb7fb34e33471fc20f403601e3d1a6c51e48c4 [file] [log] [blame]
wdenk68005192005-01-09 21:28:15 +00001/*
2 * (C) Copyright 2002
3 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
4 *
5 * (C) Copyright 2002
6 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
7 * Marius Groeger <mgroeger@sysgo.de>
8 *
9 * Configuration settings for the PLEB 2 board.
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
33/*
wdenk68005192005-01-09 21:28:15 +000034 * High Level Configuration Options
35 * (easy to change)
36 */
37#define CONFIG_PXA250 1 /* This is an PXA255 CPU */
38#define CONFIG_PLEB2 1 /* on an PLEB2 Board */
39#undef CONFIG_LCD
40#undef CONFIG_MMC
Helmut Raigerd5a184b2011-10-20 04:19:47 +000041#define CONFIG_BOARD_LATE_INIT
Marek Vasutbd5679c2010-10-20 21:10:25 +020042#define CONFIG_SYS_TEXT_BASE 0x0
wdenk68005192005-01-09 21:28:15 +000043
44#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
45
Jean-Christophe PLAGNIOL-VILLARDe6b5f1b2009-04-05 13:06:31 +020046/* we will never enable dcache, because we have to setup MMU first */
Aneesh Vecee9c82011-06-16 23:30:48 +000047#define CONFIG_SYS_DCACHE_OFF
Jean-Christophe PLAGNIOL-VILLARDe6b5f1b2009-04-05 13:06:31 +020048
wdenk68005192005-01-09 21:28:15 +000049/*
50 * Size of malloc() pool
51 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020052#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
wdenk68005192005-01-09 21:28:15 +000053
54/*
55 * Hardware drivers
56 */
57
58/* None - PLEB 2 doesn't have any of this.
Nishanth Menonee1c20f2009-10-16 00:06:37 -050059 #define CONFIG_LAN91C96
60 #define CONFIG_LAN91C96_BASE 0x0C000000
61 */
wdenk68005192005-01-09 21:28:15 +000062
63/*
64 * select serial console configuration
65 */
Jean-Christophe PLAGNIOL-VILLARD4ccaed42009-05-16 22:48:46 +020066#define CONFIG_PXA_SERIAL
wdenk68005192005-01-09 21:28:15 +000067#define CONFIG_FFUART 1 /* we use FFUART on PLEB 2 */
68
69/* allow to overwrite serial and ethaddr */
70#define CONFIG_ENV_OVERWRITE
71
72#define CONFIG_BAUDRATE 115200
73
wdenk68005192005-01-09 21:28:15 +000074
Jon Loeligeraa2d2c22007-07-04 22:33:17 -050075/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050076 * BOOTP options
77 */
78#define CONFIG_BOOTP_BOOTFILESIZE
79#define CONFIG_BOOTP_BOOTPATH
80#define CONFIG_BOOTP_GATEWAY
81#define CONFIG_BOOTP_HOSTNAME
82
83
84/*
Jon Loeligeraa2d2c22007-07-04 22:33:17 -050085 * Command line configuration.
86 */
87#include <config_cmd_default.h>
88
89#undef CONFIG_CMD_NET
Sebastien Carliera8d426f2010-11-05 15:48:07 +010090#undef CONFIG_CMD_NFS
Jon Loeligeraa2d2c22007-07-04 22:33:17 -050091
wdenk68005192005-01-09 21:28:15 +000092
93#define CONFIG_BOOTDELAY 3
94#define CONFIG_ETHADDR 08:00:3e:26:0a:5b
95#define CONFIG_NETMASK 255.255.0.0
96#define CONFIG_IPADDR 192.168.0.21
97#define CONFIG_SERVERIP 192.168.0.250
98#define CONFIG_BOOTCOMMAND "bootm 40000"
99#define CONFIG_BOOTARGS "root=/dev/mtdblock2 prompt_ramdisk=0 load_ramdisk=1 console=ttyS0,115200"
100
101#define CONFIG_CMDLINE_TAG
102#define CONFIG_INITRD_TAG
103#define CONFIG_SETUP_MEMORY_TAGS
104
Jon Loeligeraa2d2c22007-07-04 22:33:17 -0500105#if defined(CONFIG_CMD_KGDB)
wdenk68005192005-01-09 21:28:15 +0000106#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
107#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
108#endif
109
110/*
111 * Miscellaneous configurable options
112 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_HUSH_PARSER 1
114#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
wdenk68005192005-01-09 21:28:15 +0000115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_LONGHELP /* undef to save memory */
117#ifdef CONFIG_SYS_HUSH_PARSER
118#define CONFIG_SYS_PROMPT "$ " /* Monitor Command Prompt */
wdenk68005192005-01-09 21:28:15 +0000119#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
wdenk68005192005-01-09 21:28:15 +0000121#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
123#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
124#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
125#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
126#define CONFIG_SYS_DEVICE_NULLDEV 1
wdenk68005192005-01-09 21:28:15 +0000127
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
129#define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
wdenk68005192005-01-09 21:28:15 +0000130
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_LOAD_ADDR 0xa2000000 /* default load address */
wdenk68005192005-01-09 21:28:15 +0000132
Micha Kalfon8a75a5b2009-02-11 19:50:11 +0200133#define CONFIG_SYS_HZ 1000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_CPUSPEED 0x141 /* set core clock to 200/200/100 MHz */
wdenk68005192005-01-09 21:28:15 +0000135
136 /* valid baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk68005192005-01-09 21:28:15 +0000138
Jean-Christophe PLAGNIOL-VILLARDe75f6332009-02-20 03:47:50 +0100139#ifdef CONFIG_MMC
140#define CONFIG_PXA_MMC
141#define CONFIG_CMD_MMC
142#endif
143
wdenk68005192005-01-09 21:28:15 +0000144/*
145 * Stack sizes
146 *
147 * The stack sizes are set up in start.S using the settings below
148 */
149#define CONFIG_STACKSIZE (128*1024) /* regular stack */
150#ifdef CONFIG_USE_IRQ
151#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
152#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
153#endif
154
155/*
156 * Physical Memory Map
157 */
Marek Vasutbd5679c2010-10-20 21:10:25 +0200158#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
wdenk68005192005-01-09 21:28:15 +0000159#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
160#define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
wdenk68005192005-01-09 21:28:15 +0000161
162#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
163#define PHYS_FLASH_2 0x04000000 /* Flash Bank #2 */
164#define PHYS_FLASH_SIZE 0x00800000 /* 4 MB */
165
166/* Not entirely sure about this - DS/CHC */
167#define PHYS_FLASH_BANK_SIZE 0x02000000 /* 32 MB Banks */
168#define PHYS_FLASH_SECT_SIZE 0x00010000 /* 64 KB sectors (x2) */
169
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_DRAM_BASE PHYS_SDRAM_1
171#define CONFIG_SYS_DRAM_SIZE PHYS_SDRAM_1_SIZE
wdenk68005192005-01-09 21:28:15 +0000172
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200173#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
174#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
wdenk68005192005-01-09 21:28:15 +0000175
Marek Vasut62f66a52010-09-23 09:46:57 +0200176#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
Wolfgang Denk0191e472010-10-26 14:34:52 +0200177#define CONFIG_SYS_INIT_SP_ADDR (GENERATED_GBL_DATA_SIZE + PHYS_SDRAM_1)
Marek Vasut62f66a52010-09-23 09:46:57 +0200178
wdenk68005192005-01-09 21:28:15 +0000179/*
180 * GPIO settings
181 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_GPSR0_VAL 0x00000000 /* Don't set anything */
183#define CONFIG_SYS_GPSR1_VAL 0x00000080
184#define CONFIG_SYS_GPSR2_VAL 0x00000000
wdenk68005192005-01-09 21:28:15 +0000185
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_GPCR0_VAL 0x00000000 /* Don't clear anything */
187#define CONFIG_SYS_GPCR1_VAL 0x00000000
188#define CONFIG_SYS_GPCR2_VAL 0x00000000
wdenk68005192005-01-09 21:28:15 +0000189
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190#define CONFIG_SYS_GPDR0_VAL 0x00000000
191#define CONFIG_SYS_GPDR1_VAL 0x000007C3
192#define CONFIG_SYS_GPDR2_VAL 0x00000000
wdenk68005192005-01-09 21:28:15 +0000193
194/* Edge detect registers (these are set by the kernel) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_GRER0_VAL 0x00000000
196#define CONFIG_SYS_GRER1_VAL 0x00000000
197#define CONFIG_SYS_GRER2_VAL 0x00000000
198#define CONFIG_SYS_GFER0_VAL 0x00000000
199#define CONFIG_SYS_GFER1_VAL 0x00000000
200#define CONFIG_SYS_GFER2_VAL 0x00000000
wdenk68005192005-01-09 21:28:15 +0000201
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_GAFR0_L_VAL 0x00000000
203#define CONFIG_SYS_GAFR0_U_VAL 0x00000000
204#define CONFIG_SYS_GAFR1_L_VAL 0x00008010 /* Use FF UART Send and Receive */
205#define CONFIG_SYS_GAFR1_U_VAL 0x00000000
206#define CONFIG_SYS_GAFR2_L_VAL 0x00000000
207#define CONFIG_SYS_GAFR2_U_VAL 0x00000000
wdenk68005192005-01-09 21:28:15 +0000208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_PSSR_VAL 0x20
Marek Vasutbd5679c2010-10-20 21:10:25 +0200210#define CONFIG_SYS_CCCR 0x00000141 /* 100 MHz memory, 200 MHz CPU */
211#define CONFIG_SYS_CKEN 0x00000060 /* FFUART and STUART enabled */
212#define CONFIG_SYS_ICMR 0x00000000 /* No interrupts enabled */
wdenk68005192005-01-09 21:28:15 +0000213
214/*
215 * Memory settings
216 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_MSC0_VAL 0x00007FF0 /* Not properly calculated - FIXME (DS) */
218#define CONFIG_SYS_MSC1_VAL 0x00000000
219#define CONFIG_SYS_MSC2_VAL 0x00000000
wdenk68005192005-01-09 21:28:15 +0000220
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_MDCNFG_VAL 0x00000aC9 /* Memory timings for the SDRAM.
wdenk68005192005-01-09 21:28:15 +0000222 tRP=2, CL=2, tRCD=2, tRAS=5, tRC=8 */
223
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_MDREFR_VAL 0x00403018 /* Initial setting, individual */
wdenk336b2bc2005-04-02 23:52:25 +0000225 /* bits set in lowlevel_init.S */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_MDMRS_VAL 0x00000000
wdenk68005192005-01-09 21:28:15 +0000227
Marek Vasutbd5679c2010-10-20 21:10:25 +0200228#define CONFIG_SYS_FLYCNFG_VAL 0x00000000
229#define CONFIG_SYS_SXCNFG_VAL 0x00000000
230
wdenk68005192005-01-09 21:28:15 +0000231/*
232 * PCMCIA and CF Interfaces
233 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200234#define CONFIG_SYS_MECR_VAL 0x00000000 /* Hangover from Lubbock.
wdenk68005192005-01-09 21:28:15 +0000235 Needs calculating. (DS/CHC) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236#define CONFIG_SYS_MCMEM0_VAL 0x00010504
237#define CONFIG_SYS_MCMEM1_VAL 0x00010504
238#define CONFIG_SYS_MCATT0_VAL 0x00010504
239#define CONFIG_SYS_MCATT1_VAL 0x00010504
240#define CONFIG_SYS_MCIO0_VAL 0x00004715
241#define CONFIG_SYS_MCIO1_VAL 0x00004715
wdenk68005192005-01-09 21:28:15 +0000242
243/*
244 * FLASH and environment organization
245 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
247#define CONFIG_SYS_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
wdenk68005192005-01-09 21:28:15 +0000248
249/* timeout values are in ticks */
250/* FIXME */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200251#define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
252#define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Write */
wdenk68005192005-01-09 21:28:15 +0000253
254/* Flash protection */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_FLASH_PROTECTION 1
wdenk68005192005-01-09 21:28:15 +0000256
257/* FIXME */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200258#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200259#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x3C000) /* Addr of Environment Sector */
260#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment */
261#define CONFIG_ENV_SECT_SIZE 0x20000
wdenk68005192005-01-09 21:28:15 +0000262
263/* Option added to get around byte ordering issues in the flash driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#define CONFIG_SYS_LITTLE_ENDIAN 1
wdenk68005192005-01-09 21:28:15 +0000265
266#endif /* __CONFIG_H */