blob: b366f381b110c5f560498772c615bc89da72a6ee [file] [log] [blame]
wdenk68005192005-01-09 21:28:15 +00001/*
2 * (C) Copyright 2002
3 * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
4 *
5 * (C) Copyright 2002
6 * Sysgo Real-Time Solutions, GmbH <www.elinos.com>
7 * Marius Groeger <mgroeger@sysgo.de>
8 *
9 * Configuration settings for the PLEB 2 board.
10 *
11 * See file CREDITS for list of people who contributed to this
12 * project.
13 *
14 * This program is free software; you can redistribute it and/or
15 * modify it under the terms of the GNU General Public License as
16 * published by the Free Software Foundation; either version 2 of
17 * the License, or (at your option) any later version.
18 *
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
23 *
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * MA 02111-1307 USA
28 */
29
30#ifndef __CONFIG_H
31#define __CONFIG_H
32
33/*
wdenk68005192005-01-09 21:28:15 +000034 * High Level Configuration Options
35 * (easy to change)
36 */
37#define CONFIG_PXA250 1 /* This is an PXA255 CPU */
38#define CONFIG_PLEB2 1 /* on an PLEB2 Board */
39#undef CONFIG_LCD
40#undef CONFIG_MMC
41#define BOARD_LATE_INIT 1
Marek Vasutbd5679c2010-10-20 21:10:25 +020042#define CONFIG_SYS_TEXT_BASE 0x0
wdenk68005192005-01-09 21:28:15 +000043
44#undef CONFIG_USE_IRQ /* we don't need IRQ/FIQ stuff */
45
Jean-Christophe PLAGNIOL-VILLARDe6b5f1b2009-04-05 13:06:31 +020046/* we will never enable dcache, because we have to setup MMU first */
47#define CONFIG_SYS_NO_DCACHE
48
wdenk68005192005-01-09 21:28:15 +000049/*
50 * Size of malloc() pool
51 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020052#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 128*1024)
53#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
wdenk68005192005-01-09 21:28:15 +000054
55/*
56 * Hardware drivers
57 */
58
59/* None - PLEB 2 doesn't have any of this.
Nishanth Menonee1c20f2009-10-16 00:06:37 -050060 #define CONFIG_NET_MULTI
61 #define CONFIG_LAN91C96
62 #define CONFIG_LAN91C96_BASE 0x0C000000
63 */
wdenk68005192005-01-09 21:28:15 +000064
65/*
66 * select serial console configuration
67 */
Jean-Christophe PLAGNIOL-VILLARD4ccaed42009-05-16 22:48:46 +020068#define CONFIG_PXA_SERIAL
wdenk68005192005-01-09 21:28:15 +000069#define CONFIG_FFUART 1 /* we use FFUART on PLEB 2 */
70
71/* allow to overwrite serial and ethaddr */
72#define CONFIG_ENV_OVERWRITE
73
74#define CONFIG_BAUDRATE 115200
75
wdenk68005192005-01-09 21:28:15 +000076
Jon Loeligeraa2d2c22007-07-04 22:33:17 -050077/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050078 * BOOTP options
79 */
80#define CONFIG_BOOTP_BOOTFILESIZE
81#define CONFIG_BOOTP_BOOTPATH
82#define CONFIG_BOOTP_GATEWAY
83#define CONFIG_BOOTP_HOSTNAME
84
85
86/*
Jon Loeligeraa2d2c22007-07-04 22:33:17 -050087 * Command line configuration.
88 */
89#include <config_cmd_default.h>
90
91#undef CONFIG_CMD_NET
92
wdenk68005192005-01-09 21:28:15 +000093
94#define CONFIG_BOOTDELAY 3
95#define CONFIG_ETHADDR 08:00:3e:26:0a:5b
96#define CONFIG_NETMASK 255.255.0.0
97#define CONFIG_IPADDR 192.168.0.21
98#define CONFIG_SERVERIP 192.168.0.250
99#define CONFIG_BOOTCOMMAND "bootm 40000"
100#define CONFIG_BOOTARGS "root=/dev/mtdblock2 prompt_ramdisk=0 load_ramdisk=1 console=ttyS0,115200"
101
102#define CONFIG_CMDLINE_TAG
103#define CONFIG_INITRD_TAG
104#define CONFIG_SETUP_MEMORY_TAGS
105
Jon Loeligeraa2d2c22007-07-04 22:33:17 -0500106#if defined(CONFIG_CMD_KGDB)
wdenk68005192005-01-09 21:28:15 +0000107#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
108#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
109#endif
110
111/*
112 * Miscellaneous configurable options
113 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_HUSH_PARSER 1
115#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
wdenk68005192005-01-09 21:28:15 +0000116
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_LONGHELP /* undef to save memory */
118#ifdef CONFIG_SYS_HUSH_PARSER
119#define CONFIG_SYS_PROMPT "$ " /* Monitor Command Prompt */
wdenk68005192005-01-09 21:28:15 +0000120#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
wdenk68005192005-01-09 21:28:15 +0000122#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
124#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
125#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
126#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
127#define CONFIG_SYS_DEVICE_NULLDEV 1
wdenk68005192005-01-09 21:28:15 +0000128
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_MEMTEST_START 0xa0400000 /* memtest works on */
130#define CONFIG_SYS_MEMTEST_END 0xa0800000 /* 4 ... 8 MB in DRAM */
wdenk68005192005-01-09 21:28:15 +0000131
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_LOAD_ADDR 0xa2000000 /* default load address */
wdenk68005192005-01-09 21:28:15 +0000133
Micha Kalfon8a75a5b2009-02-11 19:50:11 +0200134#define CONFIG_SYS_HZ 1000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#define CONFIG_SYS_CPUSPEED 0x141 /* set core clock to 200/200/100 MHz */
wdenk68005192005-01-09 21:28:15 +0000136
137 /* valid baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
wdenk68005192005-01-09 21:28:15 +0000139
Jean-Christophe PLAGNIOL-VILLARDe75f6332009-02-20 03:47:50 +0100140#ifdef CONFIG_MMC
141#define CONFIG_PXA_MMC
142#define CONFIG_CMD_MMC
143#endif
144
wdenk68005192005-01-09 21:28:15 +0000145/*
146 * Stack sizes
147 *
148 * The stack sizes are set up in start.S using the settings below
149 */
150#define CONFIG_STACKSIZE (128*1024) /* regular stack */
151#ifdef CONFIG_USE_IRQ
152#define CONFIG_STACKSIZE_IRQ (4*1024) /* IRQ stack */
153#define CONFIG_STACKSIZE_FIQ (4*1024) /* FIQ stack */
154#endif
155
156/*
157 * Physical Memory Map
158 */
Marek Vasutbd5679c2010-10-20 21:10:25 +0200159#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
wdenk68005192005-01-09 21:28:15 +0000160#define PHYS_SDRAM_1 0xa0000000 /* SDRAM Bank #1 */
161#define PHYS_SDRAM_1_SIZE 0x02000000 /* 32 MB */
wdenk68005192005-01-09 21:28:15 +0000162
163#define PHYS_FLASH_1 0x00000000 /* Flash Bank #1 */
164#define PHYS_FLASH_2 0x04000000 /* Flash Bank #2 */
165#define PHYS_FLASH_SIZE 0x00800000 /* 4 MB */
166
167/* Not entirely sure about this - DS/CHC */
168#define PHYS_FLASH_BANK_SIZE 0x02000000 /* 32 MB Banks */
169#define PHYS_FLASH_SECT_SIZE 0x00010000 /* 64 KB sectors (x2) */
170
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_DRAM_BASE PHYS_SDRAM_1
172#define CONFIG_SYS_DRAM_SIZE PHYS_SDRAM_1_SIZE
wdenk68005192005-01-09 21:28:15 +0000173
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
175#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
wdenk68005192005-01-09 21:28:15 +0000176
Marek Vasut62f66a52010-09-23 09:46:57 +0200177#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
178#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_GBL_DATA_SIZE + PHYS_SDRAM_1)
179
wdenk68005192005-01-09 21:28:15 +0000180/*
181 * GPIO settings
182 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_GPSR0_VAL 0x00000000 /* Don't set anything */
184#define CONFIG_SYS_GPSR1_VAL 0x00000080
185#define CONFIG_SYS_GPSR2_VAL 0x00000000
wdenk68005192005-01-09 21:28:15 +0000186
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_GPCR0_VAL 0x00000000 /* Don't clear anything */
188#define CONFIG_SYS_GPCR1_VAL 0x00000000
189#define CONFIG_SYS_GPCR2_VAL 0x00000000
wdenk68005192005-01-09 21:28:15 +0000190
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_GPDR0_VAL 0x00000000
192#define CONFIG_SYS_GPDR1_VAL 0x000007C3
193#define CONFIG_SYS_GPDR2_VAL 0x00000000
wdenk68005192005-01-09 21:28:15 +0000194
195/* Edge detect registers (these are set by the kernel) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_GRER0_VAL 0x00000000
197#define CONFIG_SYS_GRER1_VAL 0x00000000
198#define CONFIG_SYS_GRER2_VAL 0x00000000
199#define CONFIG_SYS_GFER0_VAL 0x00000000
200#define CONFIG_SYS_GFER1_VAL 0x00000000
201#define CONFIG_SYS_GFER2_VAL 0x00000000
wdenk68005192005-01-09 21:28:15 +0000202
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200203#define CONFIG_SYS_GAFR0_L_VAL 0x00000000
204#define CONFIG_SYS_GAFR0_U_VAL 0x00000000
205#define CONFIG_SYS_GAFR1_L_VAL 0x00008010 /* Use FF UART Send and Receive */
206#define CONFIG_SYS_GAFR1_U_VAL 0x00000000
207#define CONFIG_SYS_GAFR2_L_VAL 0x00000000
208#define CONFIG_SYS_GAFR2_U_VAL 0x00000000
wdenk68005192005-01-09 21:28:15 +0000209
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_PSSR_VAL 0x20
Marek Vasutbd5679c2010-10-20 21:10:25 +0200211#define CONFIG_SYS_CCCR 0x00000141 /* 100 MHz memory, 200 MHz CPU */
212#define CONFIG_SYS_CKEN 0x00000060 /* FFUART and STUART enabled */
213#define CONFIG_SYS_ICMR 0x00000000 /* No interrupts enabled */
wdenk68005192005-01-09 21:28:15 +0000214
215/*
216 * Memory settings
217 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200218#define CONFIG_SYS_MSC0_VAL 0x00007FF0 /* Not properly calculated - FIXME (DS) */
219#define CONFIG_SYS_MSC1_VAL 0x00000000
220#define CONFIG_SYS_MSC2_VAL 0x00000000
wdenk68005192005-01-09 21:28:15 +0000221
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_MDCNFG_VAL 0x00000aC9 /* Memory timings for the SDRAM.
wdenk68005192005-01-09 21:28:15 +0000223 tRP=2, CL=2, tRCD=2, tRAS=5, tRC=8 */
224
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_MDREFR_VAL 0x00403018 /* Initial setting, individual */
wdenk336b2bc2005-04-02 23:52:25 +0000226 /* bits set in lowlevel_init.S */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227#define CONFIG_SYS_MDMRS_VAL 0x00000000
wdenk68005192005-01-09 21:28:15 +0000228
Marek Vasutbd5679c2010-10-20 21:10:25 +0200229#define CONFIG_SYS_FLYCNFG_VAL 0x00000000
230#define CONFIG_SYS_SXCNFG_VAL 0x00000000
231
wdenk68005192005-01-09 21:28:15 +0000232/*
233 * PCMCIA and CF Interfaces
234 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_MECR_VAL 0x00000000 /* Hangover from Lubbock.
wdenk68005192005-01-09 21:28:15 +0000236 Needs calculating. (DS/CHC) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_MCMEM0_VAL 0x00010504
238#define CONFIG_SYS_MCMEM1_VAL 0x00010504
239#define CONFIG_SYS_MCATT0_VAL 0x00010504
240#define CONFIG_SYS_MCATT1_VAL 0x00010504
241#define CONFIG_SYS_MCIO0_VAL 0x00004715
242#define CONFIG_SYS_MCIO1_VAL 0x00004715
wdenk68005192005-01-09 21:28:15 +0000243
244/*
245 * FLASH and environment organization
246 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200247#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
248#define CONFIG_SYS_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
wdenk68005192005-01-09 21:28:15 +0000249
250/* timeout values are in ticks */
251/* FIXME */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_FLASH_ERASE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Erase */
253#define CONFIG_SYS_FLASH_WRITE_TOUT (25*CONFIG_SYS_HZ) /* Timeout for Flash Write */
wdenk68005192005-01-09 21:28:15 +0000254
255/* Flash protection */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_FLASH_PROTECTION 1
wdenk68005192005-01-09 21:28:15 +0000257
258/* FIXME */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200259#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200260#define CONFIG_ENV_ADDR (PHYS_FLASH_1 + 0x3C000) /* Addr of Environment Sector */
261#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment */
262#define CONFIG_ENV_SECT_SIZE 0x20000
wdenk68005192005-01-09 21:28:15 +0000263
264/* Option added to get around byte ordering issues in the flash driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_LITTLE_ENDIAN 1
wdenk68005192005-01-09 21:28:15 +0000266
267#endif /* __CONFIG_H */