blob: 53a3af1baacada29f17401e1c5d73b0523e14ace [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
York Sun7b08d212014-06-23 15:15:56 -07002/*
Priyanka Jain7d05b992017-04-28 10:41:35 +05303 * Copyright 2017 NXP
York Sun7b08d212014-06-23 15:15:56 -07004 * Copyright (C) 2014 Freescale Semiconductor
York Sun7b08d212014-06-23 15:15:56 -07005 */
6
7#ifndef __LS2_COMMON_H
8#define __LS2_COMMON_H
9
Bharat Bhushan70239992017-03-22 12:06:25 +053010#include <asm/arch/stream_id_lsch3.h>
Mingkai Hu0e58b512015-10-26 19:47:50 +080011#include <asm/arch/config.h>
Minghuan Lian0e3a2b92015-03-20 19:28:16 -070012
Mingkai Hu0e58b512015-10-26 19:47:50 +080013/* Link Definitions */
Mingkai Hu0e58b512015-10-26 19:47:50 +080014
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -070015/* We need architecture specific misc initializations */
Bhupesh Sharma25b8efe2015-03-19 09:20:43 -070016
York Sun7b08d212014-06-23 15:15:56 -070017/* Link Definitions */
York Sun7b08d212014-06-23 15:15:56 -070018
Mingkai Hu0e58b512015-10-26 19:47:50 +080019#define CONFIG_VERY_BIG_RAM
York Sun7b08d212014-06-23 15:15:56 -070020#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
Tom Rini376b88a2022-10-28 20:27:13 -040021#define CFG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
York Sun7b08d212014-06-23 15:15:56 -070022#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
23#define CONFIG_SYS_DDR_BLOCK2_BASE 0x8080000000ULL
York Sunc7a0e302014-08-13 10:21:05 -070024
York Sun290a83a2014-09-08 12:20:01 -070025/*
26 * SMP Definitinos
27 */
Michael Wallef056e0f2020-06-01 21:53:26 +020028#define CPU_RELEASE_ADDR secondary_boot_addr
York Sun290a83a2014-09-08 12:20:01 -070029
York Sun77a10972015-03-20 19:28:08 -070030/*
31 * This is not an accurate number. It is used in start.S. The frequency
32 * will be udpated later when get_bus_freq(0) is available.
33 */
York Sun7b08d212014-06-23 15:15:56 -070034
Biwen Li66c0e362021-02-05 19:01:59 +080035/* GPIO */
Biwen Li66c0e362021-02-05 19:01:59 +080036
York Sun7b08d212014-06-23 15:15:56 -070037/* I2C */
York Sun7b08d212014-06-23 15:15:56 -070038
39/* Serial Port */
York Sun7b08d212014-06-23 15:15:56 -070040#define CONFIG_SYS_NS16550_SERIAL
41#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang3a76dd52017-01-10 16:44:16 +080042#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
York Sun7b08d212014-06-23 15:15:56 -070043
York Sun7b08d212014-06-23 15:15:56 -070044/*
York Sun03017032015-03-20 19:28:23 -070045 * During booting, IFC is mapped at the region of 0x30000000.
46 * But this region is limited to 256MB. To accommodate NOR, promjet
47 * and FPGA. This region is divided as below:
48 * 0x30000000 - 0x37ffffff : 128MB : NOR flash
49 * 0x38000000 - 0x3BFFFFFF : 64MB : Promjet
50 * 0x3C000000 - 0x40000000 : 64MB : FPGA etc
51 *
52 * To accommodate bigger NOR flash and other devices, we will map IFC
53 * chip selects to as below:
54 * 0x5_1000_0000..0x5_1fff_ffff Memory Hole
55 * 0x5_2000_0000..0x5_3fff_ffff IFC CSx (FPGA, NAND and others 512MB)
56 * 0x5_4000_0000..0x5_7fff_ffff ASIC or others 1GB
57 * 0x5_8000_0000..0x5_bfff_ffff IFC CS0 1GB (NOR/Promjet)
58 * 0x5_C000_0000..0x5_ffff_ffff IFC CS1 1GB (NOR/Promjet)
59 *
60 * For e.g. NOR flash at CS0 will be mapped to 0x580000000 after relocation.
York Sun7b08d212014-06-23 15:15:56 -070061 * CONFIG_SYS_FLASH_BASE has the final address (core view)
62 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
63 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
Simon Glass72cc5382022-10-20 18:22:39 -060064 * CONFIG_TEXT_BASE is linked to 0x30000000 for booting
York Sun7b08d212014-06-23 15:15:56 -070065 */
York Sun03017032015-03-20 19:28:23 -070066
York Sun7b08d212014-06-23 15:15:56 -070067#define CONFIG_SYS_FLASH_BASE 0x580000000ULL
68#define CONFIG_SYS_FLASH_BASE_PHYS 0x80000000
69#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
70
York Sun03017032015-03-20 19:28:23 -070071#define CONFIG_SYS_FLASH1_BASE_PHYS 0xC0000000
72#define CONFIG_SYS_FLASH1_BASE_PHYS_EARLY 0x8000000
73
York Sun03017032015-03-20 19:28:23 -070074#ifndef __ASSEMBLY__
75unsigned long long get_qixis_addr(void);
76#endif
77#define QIXIS_BASE get_qixis_addr()
78#define QIXIS_BASE_PHYS 0x20000000
79#define QIXIS_BASE_PHYS_EARLY 0xC000000
Yangbo Lud0e295d2015-03-20 19:28:31 -070080#define QIXIS_STAT_PRES1 0xb
81#define QIXIS_SDID_MASK 0x07
82#define QIXIS_ESDHC_NO_ADAPTER 0x7
York Sun03017032015-03-20 19:28:23 -070083
84#define CONFIG_SYS_NAND_BASE 0x530000000ULL
85#define CONFIG_SYS_NAND_BASE_PHYS 0x30000000
Prabhakar Kushwaha962b2de2014-07-16 09:21:12 +053086
York Sun7b08d212014-06-23 15:15:56 -070087/* MC firmware */
York Sun7b08d212014-06-23 15:15:56 -070088/* TODO Actual DPL max length needs to be confirmed with the MC FW team */
J. German Riveraf4fed4b2015-03-20 19:28:18 -070089#define CONFIG_SYS_LS_MC_DPC_MAX_LENGTH 0x20000
90#define CONFIG_SYS_LS_MC_DRAM_DPC_OFFSET 0x00F00000
91#define CONFIG_SYS_LS_MC_DPL_MAX_LENGTH 0x20000
92#define CONFIG_SYS_LS_MC_DRAM_DPL_OFFSET 0x00F20000
York Suncbe8e1c2016-04-04 11:41:26 -070093/* For LS2085A */
J. German Riverac3b505f2015-07-02 11:28:58 +053094#define CONFIG_SYS_LS_MC_AIOP_IMG_MAX_LENGTH 0x200000
95#define CONFIG_SYS_LS_MC_DRAM_AIOP_IMG_OFFSET 0x07000000
York Sun7b08d212014-06-23 15:15:56 -070096
Prabhakar Kushwaha853a9012015-06-02 10:55:52 +053097/*
98 * Carve out a DDR region which will not be used by u-boot/Linux
99 *
100 * It will be used by MC and Debug Server. The MC region must be
101 * 512MB aligned, so the min size to hide is 512MB.
102 */
York Sune45e13e2016-08-03 12:33:00 -0700103#ifdef CONFIG_FSL_MC_ENET
Meenakshi Aggarwal67f195c2019-02-27 14:41:02 +0530104#define CONFIG_SYS_LS_MC_DRAM_BLOCK_MIN_SIZE (128UL * 1024 * 1024)
York Sun7b08d212014-06-23 15:15:56 -0700105#endif
106
York Sun7b08d212014-06-23 15:15:56 -0700107/* Miscellaneous configurable options */
York Sun7b08d212014-06-23 15:15:56 -0700108
109/* Physical Memory Map */
110/* fixme: these need to be checked against the board */
York Sun7b08d212014-06-23 15:15:56 -0700111
York Sun7b08d212014-06-23 15:15:56 -0700112#define CONFIG_HWCONFIG
113#define HWCONFIG_BUFFER_SIZE 128
114
York Sun7b08d212014-06-23 15:15:56 -0700115/* Initial environment variables */
116#define CONFIG_EXTRA_ENV_SETTINGS \
117 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
118 "loadaddr=0x80100000\0" \
119 "kernel_addr=0x100000\0" \
120 "ramdisk_addr=0x800000\0" \
121 "ramdisk_size=0x2000000\0" \
Prabhakar Kushwaha23931692015-03-20 19:28:06 -0700122 "fdt_high=0xa0000000\0" \
York Sun7b08d212014-06-23 15:15:56 -0700123 "initrd_high=0xffffffffffffffff\0" \
Santan Kumar0f0173d2017-04-28 12:47:24 +0530124 "kernel_start=0x581000000\0" \
Stuart Yoderd4792d82015-01-06 13:18:57 -0800125 "kernel_load=0xa0000000\0" \
Prabhakar Kushwaha2c0a13d2015-07-01 16:28:22 +0530126 "kernel_size=0x2800000\0" \
Prabhakar Kushwahaae193f92016-02-03 17:03:51 +0530127 "console=ttyAMA0,38400n8\0" \
Santan Kumar0f0173d2017-04-28 12:47:24 +0530128 "mcinitcmd=fsl_mc start mc 0x580a00000" \
129 " 0x580e00000 \0"
York Sun7b08d212014-06-23 15:15:56 -0700130
Santan Kumar99136482017-05-05 15:42:28 +0530131#ifdef CONFIG_NAND_BOOT
Scott Wood8e728cd2015-03-24 13:25:02 -0700132#define CONFIG_SYS_NAND_U_BOOT_DST 0x80400000
133#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
Santan Kumar99136482017-05-05 15:42:28 +0530134#endif
Scott Wood8e728cd2015-03-24 13:25:02 -0700135
Simon Glass89e0a3a2017-05-17 08:23:10 -0600136#include <asm/arch/soc.h>
137
York Sun7b08d212014-06-23 15:15:56 -0700138#endif /* __LS2_COMMON_H */