blob: 081624e20160fc8ae088da5609aca7566f7a8faf [file] [log] [blame]
Michal Simekeb1dfa72013-02-04 12:38:59 +01001/*
2 * Copyright (c) 2013 Xilinx Inc.
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Michal Simekeb1dfa72013-02-04 12:38:59 +01005 */
6
7#ifndef _ASM_ARCH_HARDWARE_H
8#define _ASM_ARCH_HARDWARE_H
9
Michal Simekb0bf9552013-04-23 11:35:18 +020010#define ZYNQ_SYS_CTRL_BASEADDR 0xF8000000
11#define ZYNQ_DEV_CFG_APB_BASEADDR 0xF8007000
12#define ZYNQ_SCU_BASEADDR 0xF8F00000
Michal Simekad2e2b72013-04-12 16:21:26 +020013#define ZYNQ_SCUTIMER_BASEADDR 0xF8F00600
Michal Simek242192b2013-04-12 16:33:08 +020014#define ZYNQ_GEM_BASEADDR0 0xE000B000
15#define ZYNQ_GEM_BASEADDR1 0xE000C000
Michal Simek0dd222b2013-04-22 14:56:49 +020016#define ZYNQ_SDHCI_BASEADDR0 0xE0100000
17#define ZYNQ_SDHCI_BASEADDR1 0xE0101000
Michal Simekbeedbcf2013-04-22 15:21:33 +020018#define ZYNQ_I2C_BASEADDR0 0xE0004000
19#define ZYNQ_I2C_BASEADDR1 0xE0005000
Jagannadha Sutradharudu Teki216ec092013-07-29 23:45:16 +053020#define ZYNQ_SPI_BASEADDR0 0xE0006000
21#define ZYNQ_SPI_BASEADDR1 0xE0007000
Michal Simekeb1dfa72013-02-04 12:38:59 +010022
23/* Reflect slcr offsets */
24struct slcr_regs {
25 u32 scl; /* 0x0 */
26 u32 slcr_lock; /* 0x4 */
27 u32 slcr_unlock; /* 0x8 */
Michal Simekd9f2c112012-10-15 14:01:23 +020028 u32 reserved0[75];
29 u32 gem0_rclk_ctrl; /* 0x138 */
30 u32 gem1_rclk_ctrl; /* 0x13c */
31 u32 gem0_clk_ctrl; /* 0x140 */
32 u32 gem1_clk_ctrl; /* 0x144 */
33 u32 reserved1[46];
Michal Simekeb1dfa72013-02-04 12:38:59 +010034 u32 pss_rst_ctrl; /* 0x200 */
Michal Simek6d464802013-02-04 12:42:25 +010035 u32 reserved2[15];
36 u32 fpga_rst_ctrl; /* 0x240 */
37 u32 reserved3[5];
Michal Simekeb1dfa72013-02-04 12:38:59 +010038 u32 reboot_status; /* 0x258 */
Michal Simek6d464802013-02-04 12:42:25 +010039 u32 boot_mode; /* 0x25c */
40 u32 reserved4[116];
41 u32 trust_zone; /* 0x430 */ /* FIXME */
Michal Simek15d654c2013-04-22 15:43:02 +020042 u32 reserved5_1[63];
43 u32 pss_idcode; /* 0x530 */
44 u32 reserved5_2[51];
Michal Simek6d464802013-02-04 12:42:25 +010045 u32 ddr_urgent; /* 0x600 */
46 u32 reserved6[6];
47 u32 ddr_urgent_sel; /* 0x61c */
Michal Simek15d654c2013-04-22 15:43:02 +020048 u32 reserved7[56];
49 u32 mio_pin[54]; /* 0x700 - 0x7D4 */
50 u32 reserved8[74];
51 u32 lvl_shftr_en; /* 0x900 */
52 u32 reserved9[3];
Michal Simek6d464802013-02-04 12:42:25 +010053 u32 ocm_cfg; /* 0x910 */
Michal Simekeb1dfa72013-02-04 12:38:59 +010054};
55
Michal Simekb0bf9552013-04-23 11:35:18 +020056#define slcr_base ((struct slcr_regs *)ZYNQ_SYS_CTRL_BASEADDR)
Michal Simekeb1dfa72013-02-04 12:38:59 +010057
Michal Simek6d464802013-02-04 12:42:25 +010058struct devcfg_regs {
59 u32 ctrl; /* 0x0 */
60 u32 lock; /* 0x4 */
61 u32 cfg; /* 0x8 */
62 u32 int_sts; /* 0xc */
63 u32 int_mask; /* 0x10 */
64 u32 status; /* 0x14 */
65 u32 dma_src_addr; /* 0x18 */
66 u32 dma_dst_addr; /* 0x1c */
67 u32 dma_src_len; /* 0x20 */
68 u32 dma_dst_len; /* 0x24 */
69 u32 rom_shadow; /* 0x28 */
70 u32 reserved1[2];
71 u32 unlock; /* 0x34 */
72 u32 reserved2[18];
73 u32 mctrl; /* 0x80 */
74 u32 reserved3;
75 u32 write_count; /* 0x88 */
76 u32 read_count; /* 0x8c */
77};
78
Michal Simekb0bf9552013-04-23 11:35:18 +020079#define devcfg_base ((struct devcfg_regs *)ZYNQ_DEV_CFG_APB_BASEADDR)
Michal Simek6d464802013-02-04 12:42:25 +010080
81struct scu_regs {
82 u32 reserved1[16];
83 u32 filter_start; /* 0x40 */
84 u32 filter_end; /* 0x44 */
85};
86
Michal Simekb0bf9552013-04-23 11:35:18 +020087#define scu_base ((struct scu_regs *)ZYNQ_SCU_BASEADDR)
Michal Simek6d464802013-02-04 12:42:25 +010088
Michal Simekeb1dfa72013-02-04 12:38:59 +010089#endif /* _ASM_ARCH_HARDWARE_H */