blob: e6fa7eb3d73f561b0d6974bfd6e1e6b9830e39b1 [file] [log] [blame]
Tim Harvey256dba02021-03-02 14:00:21 -08001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright 2021 Gateworks Corporation
4 */
5
Tim Harveya6614bb2022-08-11 11:55:38 -07006#include <fdt_support.h>
Tim Harvey256dba02021-03-02 14:00:21 -08007#include <init.h>
8#include <led.h>
Tim Harvey256dba02021-03-02 14:00:21 -08009#include <miiphy.h>
Tim Harvey0f5717f2022-04-13 11:31:09 -070010#include <asm/arch/clock.h>
Tim Harvey256dba02021-03-02 14:00:21 -080011#include <asm/arch/sys_proto.h>
Tim Harvey256dba02021-03-02 14:00:21 -080012
Tim Harveyd4daeaa2022-04-13 08:56:40 -070013#include "eeprom.h"
Tim Harvey256dba02021-03-02 14:00:21 -080014
15int board_phys_sdram_size(phys_size_t *size)
16{
Tim Harvey56c5e312022-03-30 13:39:02 -070017 if (!size)
Tim Harvey195a1612021-07-27 15:19:37 -070018 return -EINVAL;
Tim Harvey256dba02021-03-02 14:00:21 -080019
Tim Harvey56c5e312022-03-30 13:39:02 -070020 *size = get_ram_size((void *)PHYS_SDRAM, PHYS_SDRAM_SIZE);
Tim Harvey256dba02021-03-02 14:00:21 -080021
22 return 0;
23}
24
25int board_fit_config_name_match(const char *name)
26{
27 int i = 0;
28 const char *dtb;
Tim Harvey637b8b12021-06-30 17:07:40 -070029 static char init;
Tim Harvey256dba02021-03-02 14:00:21 -080030 char buf[32];
31
32 do {
Tim Harveyd4daeaa2022-04-13 08:56:40 -070033 dtb = eeprom_get_dtb_name(i++, buf, sizeof(buf));
Tim Harvey637b8b12021-06-30 17:07:40 -070034 if (!strcmp(dtb, name)) {
35 if (!init++)
36 printf("DTB : %s\n", name);
Tim Harvey256dba02021-03-02 14:00:21 -080037 return 0;
Tim Harvey637b8b12021-06-30 17:07:40 -070038 }
Tim Harvey256dba02021-03-02 14:00:21 -080039 } while (dtb);
40
41 return -1;
42}
43
Simon Glassa2d42102023-02-22 09:34:24 -070044static int __maybe_unused setup_fec(void)
Tim Harvey256dba02021-03-02 14:00:21 -080045{
46 struct iomuxc_gpr_base_regs *gpr =
47 (struct iomuxc_gpr_base_regs *)IOMUXC_GPR_BASE_ADDR;
48
Tim Harvey0f5717f2022-04-13 11:31:09 -070049#ifndef CONFIG_IMX8MP
Tim Harvey256dba02021-03-02 14:00:21 -080050 /* Use 125M anatop REF_CLK1 for ENET1, not from external */
51 clrsetbits_le32(&gpr->gpr[1], 0x2000, 0);
Tim Harvey0f5717f2022-04-13 11:31:09 -070052#else
53 /* Enable RGMII TX clk output */
54 setbits_le32(&gpr->gpr[1], BIT(22));
55#endif
Tim Harvey256dba02021-03-02 14:00:21 -080056
57 return 0;
58}
59
Simon Glassa2d42102023-02-22 09:34:24 -070060static int __maybe_unused setup_eqos(void)
Tim Harvey0f5717f2022-04-13 11:31:09 -070061{
62 struct iomuxc_gpr_base_regs *gpr =
63 (struct iomuxc_gpr_base_regs *)IOMUXC_GPR_BASE_ADDR;
64
65 /* set INTF as RGMII, enable RGMII TXC clock */
66 clrsetbits_le32(&gpr->gpr[1],
67 IOMUXC_GPR_GPR1_GPR_ENET_QOS_INTF_SEL_MASK, BIT(16));
68 setbits_le32(&gpr->gpr[1], BIT(19) | BIT(21));
69
70 return set_clk_eqos(ENET_125MHZ);
71}
72
Simon Glassa2d42102023-02-22 09:34:24 -070073#if (IS_ENABLED(CONFIG_NET))
Tim Harvey256dba02021-03-02 14:00:21 -080074int board_phy_config(struct phy_device *phydev)
75{
76 unsigned short val;
Tim Harveya82c8ff2022-03-08 10:47:44 -080077 ofnode node;
Tim Harvey256dba02021-03-02 14:00:21 -080078
79 switch (phydev->phy_id) {
80 case 0x2000a231: /* TI DP83867 GbE PHY */
81 puts("DP83867 ");
82 /* LED configuration */
83 val = 0;
84 val |= 0x5 << 4; /* LED1(Amber;Speed) : 1000BT link */
85 val |= 0xb << 8; /* LED2(Green;Link/Act): blink for TX/RX act */
86 phy_write(phydev, MDIO_DEVAD_NONE, 24, val);
87 break;
Tim Harveya82c8ff2022-03-08 10:47:44 -080088 case 0xd565a401: /* MaxLinear GPY111 */
89 puts("GPY111 ");
90 node = phy_get_ofnode(phydev);
91 if (ofnode_valid(node)) {
92 u32 rx_delay, tx_delay;
93
94 rx_delay = ofnode_read_u32_default(node, "rx-internal-delay-ps", 2000);
95 tx_delay = ofnode_read_u32_default(node, "tx-internal-delay-ps", 2000);
96 val = phy_read(phydev, MDIO_DEVAD_NONE, 0x17);
97 val &= ~((0x7 << 12) | (0x7 << 8));
98 val |= (rx_delay / 500) << 12;
99 val |= (tx_delay / 500) << 8;
100 phy_write(phydev, MDIO_DEVAD_NONE, 0x17, val);
101 }
102 break;
Tim Harvey256dba02021-03-02 14:00:21 -0800103 }
104
105 if (phydev->drv->config)
106 phydev->drv->config(phydev);
107
108 return 0;
109}
Tim Harvey0f5717f2022-04-13 11:31:09 -0700110#endif // IS_ENABLED(CONFIG_NET)
Tim Harvey256dba02021-03-02 14:00:21 -0800111
112int board_init(void)
113{
Tim Harvey1fec1822022-08-11 12:04:01 -0700114 venice_eeprom_init(1);
Tim Harvey256dba02021-03-02 14:00:21 -0800115
116 if (IS_ENABLED(CONFIG_FEC_MXC))
117 setup_fec();
Tim Harvey0f5717f2022-04-13 11:31:09 -0700118 if (IS_ENABLED(CONFIG_DWC_ETH_QOS))
119 setup_eqos();
Tim Harvey256dba02021-03-02 14:00:21 -0800120
Tim Harvey256dba02021-03-02 14:00:21 -0800121 return 0;
122}
123
124int board_late_init(void)
125{
Tim Harvey68901572021-06-30 17:07:41 -0700126 const char *str;
Tim Harvey256dba02021-03-02 14:00:21 -0800127 char env[32];
128 int ret, i;
129 u8 enetaddr[6];
Tim Harvey68901572021-06-30 17:07:41 -0700130 char fdt[64];
Tim Harvey256dba02021-03-02 14:00:21 -0800131
Tim Harvey78b8e072021-07-27 15:19:39 -0700132 /* Set board serial/model */
Tim Harvey62a13192021-08-18 15:24:28 -0700133 if (!env_get("serial#"))
Tim Harveyd4daeaa2022-04-13 08:56:40 -0700134 env_set_ulong("serial#", eeprom_get_serial());
135 env_set("model", eeprom_get_model());
Tim Harvey78b8e072021-07-27 15:19:39 -0700136
Tim Harvey68901572021-06-30 17:07:41 -0700137 /* Set fdt_file vars */
138 i = 0;
139 do {
Tim Harveyd4daeaa2022-04-13 08:56:40 -0700140 str = eeprom_get_dtb_name(i, fdt, sizeof(fdt));
Tim Harvey68901572021-06-30 17:07:41 -0700141 if (str) {
142 sprintf(env, "fdt_file%d", i + 1);
143 strcat(fdt, ".dtb");
144 env_set(env, fdt);
145 }
146 i++;
147 } while (str);
148
Tim Harvey256dba02021-03-02 14:00:21 -0800149 /* Set mac addrs */
150 i = 0;
151 do {
152 if (i)
153 sprintf(env, "eth%daddr", i);
154 else
155 sprintf(env, "ethaddr");
Tim Harvey68901572021-06-30 17:07:41 -0700156 str = env_get(env);
157 if (!str) {
Tim Harveyd4daeaa2022-04-13 08:56:40 -0700158 ret = eeprom_getmac(i, enetaddr);
Tim Harvey256dba02021-03-02 14:00:21 -0800159 if (!ret)
160 eth_env_set_enetaddr(env, enetaddr);
161 }
162 i++;
163 } while (!ret);
164
165 return 0;
166}
167
168int board_mmc_get_env_dev(int devno)
169{
170 return devno;
171}
Tim Harvey60c1bfd2021-07-27 15:19:40 -0700172
Tim Harveya6614bb2022-08-11 11:55:38 -0700173int ft_board_setup(void *fdt, struct bd_info *bd)
Tim Harvey60c1bfd2021-07-27 15:19:40 -0700174{
Tim Harveya6614bb2022-08-11 11:55:38 -0700175 const char *base_model = eeprom_get_baseboard_model();
176 char pcbrev;
Tim Harvey547f6aa2021-08-18 15:24:30 -0700177 int off;
178
Tim Harvey60c1bfd2021-07-27 15:19:40 -0700179 /* set board model dt prop */
Tim Harveya6614bb2022-08-11 11:55:38 -0700180 fdt_setprop_string(fdt, 0, "board", eeprom_get_model());
Tim Harvey60c1bfd2021-07-27 15:19:40 -0700181
Tim Harveya6614bb2022-08-11 11:55:38 -0700182 if (!strncmp(base_model, "GW73", 4)) {
183 pcbrev = get_pcb_rev(base_model);
184
185 if (pcbrev > 'B') {
186 printf("adjusting dt for %s\n", base_model);
187
188 /*
189 * revC replaced PCIe 5-port switch with 4-port
190 * which changed ethernet1 PCIe GbE
191 * from: pcie@0,0/pcie@1,0/pcie@2,4/pcie@6.0
192 * to: pcie@0,0/pcie@1,0/pcie@2,3/pcie@5.0
193 */
194 off = fdt_path_offset(fdt, "ethernet1");
195 if (off > 0) {
196 u32 reg[5];
197
198 fdt_set_name(fdt, off, "pcie@5,0");
199 off = fdt_parent_offset(fdt, off);
200 fdt_set_name(fdt, off, "pcie@2,3");
201 memset(reg, 0, sizeof(reg));
202 reg[0] = cpu_to_fdt32(PCI_DEVFN(3, 0));
203 fdt_setprop(fdt, off, "reg", reg, sizeof(reg));
204 }
Tim Harvey547f6aa2021-08-18 15:24:30 -0700205 }
206 }
207
Tim Harvey60c1bfd2021-07-27 15:19:40 -0700208 return 0;
209}