blob: 51087f7371b8cff09fd87bf171d77176fd3481cd [file] [log] [blame]
Stefan Roesea9ad4592008-03-11 16:52:24 +01001/*
2 * (C) Copyright 2008
3 * Stefan Roese, DENX Software Engineering, sr@denx.de.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License as
7 * published by the Free Software Foundation; either version 2 of
8 * the License, or (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
18 * MA 02111-1307 USA
19 */
20
21/************************************************************************
22 * canyonlands.h - configuration for Canyonlands (460EX)
23 ***********************************************************************/
24#ifndef __CONFIG_H
25#define __CONFIG_H
26
27/*-----------------------------------------------------------------------
28 * High Level Configuration Options
29 *----------------------------------------------------------------------*/
Adam Graham4900ed22008-10-08 10:12:53 -070030/*
31 * This config file is used for Canyonlands (460EX) Glacier (460GT)
32 * and Arches dual (460GT)
33 */
34#ifdef CONFIG_CANYONLANDS
35#define CONFIG_460EX 1 /* Specific PPC460EX */
36#define CONFIG_HOSTNAME canyonlands
37#else
Stefan Roese52df4192008-03-19 16:20:49 +010038#define CONFIG_460GT 1 /* Specific PPC460GT */
Adam Graham4900ed22008-10-08 10:12:53 -070039#ifdef CONFIG_GLACIER
Stefan Roesed4c0b702008-06-06 15:55:03 +020040#define CONFIG_HOSTNAME glacier
Stefan Roese52df4192008-03-19 16:20:49 +010041#else
Adam Graham4900ed22008-10-08 10:12:53 -070042#define CONFIG_HOSTNAME arches
43#define CONFIG_USE_NETDEV eth1
44#define CONFIG_BD_NUM_CPUS 2
Stefan Roese52df4192008-03-19 16:20:49 +010045#endif
Adam Graham4900ed22008-10-08 10:12:53 -070046#endif
47
Stefan Roesea9ad4592008-03-11 16:52:24 +010048#define CONFIG_440 1
49#define CONFIG_4xx 1 /* ... PPC4xx family */
Stefan Roesea9ad4592008-03-11 16:52:24 +010050
Stefan Roesed4c0b702008-06-06 15:55:03 +020051/*
52 * Include common defines/options for all AMCC eval boards
53 */
54#include "amcc-common.h"
55
Stefan Roesea9ad4592008-03-11 16:52:24 +010056#define CONFIG_SYS_CLK_FREQ 66666667 /* external freq to pll */
57
58#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
59#define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */
60#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
Stefan Roesedfdd95e2008-03-28 14:09:04 +010061#define CONFIG_BOARD_TYPES 1 /* support board types */
Stefan Roesea9ad4592008-03-11 16:52:24 +010062
63/*-----------------------------------------------------------------------
64 * Base addresses -- Note these are effective addresses where the
65 * actual resources get mapped (not physical addresses)
66 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
68#define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
69#define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
Stefan Roesea9ad4592008-03-11 16:52:24 +010070
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020071#define CONFIG_SYS_PCIE_MEMBASE 0xb0000000 /* mapped PCIe memory */
72#define CONFIG_SYS_PCIE_MEMSIZE 0x08000000 /* smallest incr for PCIe port */
73#define CONFIG_SYS_PCIE_BASE 0xc4000000 /* PCIe UTL regs */
Stefan Roesea9ad4592008-03-11 16:52:24 +010074
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_PCIE0_CFGBASE 0xc0000000
76#define CONFIG_SYS_PCIE1_CFGBASE 0xc1000000
77#define CONFIG_SYS_PCIE0_XCFGBASE 0xc3000000
78#define CONFIG_SYS_PCIE1_XCFGBASE 0xc3001000
Stefan Roesea9ad4592008-03-11 16:52:24 +010079
Rupjyoti Sarmah4e23bff2010-07-07 18:14:48 +053080/*
81 * BCSR bits as defined in the Canyonlands board user manual.
82 */
83#define BCSR_USBCTRL_OTG_RST 0x32
84#define BCSR_USBCTRL_HOST_RST 0x01
85#define BCSR_SELECT_PCIE 0x10
86
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020087#define CONFIG_SYS_PCIE0_UTLBASE 0xc08010000ULL /* 36bit physical addr */
Stefan Roesea9ad4592008-03-11 16:52:24 +010088
89/* base address of inbound PCIe window */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020090#define CONFIG_SYS_PCIE_INBOUND_BASE 0x000000000ULL /* 36bit physical addr */
Stefan Roesea9ad4592008-03-11 16:52:24 +010091
92/* EBC stuff */
Adam Graham4900ed22008-10-08 10:12:53 -070093#if !defined(CONFIG_ARCHES)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_BCSR_BASE 0xE1000000
Adam Graham4900ed22008-10-08 10:12:53 -070095#define CONFIG_SYS_FLASH_BASE 0xFC000000 /* later mapped to this addr */
96#define CONFIG_SYS_FLASH_SIZE (64 << 20)
97#else
98#define CONFIG_SYS_FPGA_BASE 0xE1000000
99#define CONFIG_SYS_CPLD_ADDR (CONFIG_SYS_FPGA_BASE + 0x00080000)
100#define CONFIG_SYS_CPLD_DATA (CONFIG_SYS_FPGA_BASE + 0x00080002)
101#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* later mapped to this addr */
102#define CONFIG_SYS_FLASH_SIZE (32 << 20)
103#endif
104
105#define CONFIG_SYS_NAND_ADDR 0xE0000000
106#define CONFIG_SYS_BOOT_BASE_ADDR 0xFF000000 /* EBC Boot Space: 0xFF000000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_FLASH_BASE_PHYS_H 0x4
108#define CONFIG_SYS_FLASH_BASE_PHYS_L 0xCC000000
Adam Graham4900ed22008-10-08 10:12:53 -0700109#define CONFIG_SYS_FLASH_BASE_PHYS (((u64)CONFIG_SYS_FLASH_BASE_PHYS_H << 32) | \
110 (u64)CONFIG_SYS_FLASH_BASE_PHYS_L)
Stefan Roesea9ad4592008-03-11 16:52:24 +0100111
Dave Mitchell5c057592008-11-20 14:09:50 -0600112#define CONFIG_SYS_OCM_BASE 0xE3000000 /* OCM: 64k */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113#define CONFIG_SYS_SRAM_BASE 0xE8000000 /* SRAM: 256k */
Wolfgang Denk2fc54d92010-09-10 23:04:05 +0200114#define CONFIG_SYS_SRAM_SIZE (256 << 10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200115#define CONFIG_SYS_LOCAL_CONF_REGS 0xEF000000
Stefan Roesea9ad4592008-03-11 16:52:24 +0100116
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117#define CONFIG_SYS_AHB_BASE 0xE2000000 /* internal AHB peripherals */
Stefan Roese8d0f6b22008-03-05 12:31:53 +0100118
Stefan Roesea9ad4592008-03-11 16:52:24 +0100119/*-----------------------------------------------------------------------
120 * Initial RAM & stack pointer (placed in OCM)
121 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200122#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
123#define CONFIG_SYS_INIT_RAM_END (4 << 10)
124#define CONFIG_SYS_GBL_DATA_SIZE 256 /* num bytes initial data */
125#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
126#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Stefan Roesea9ad4592008-03-11 16:52:24 +0100127
128/*-----------------------------------------------------------------------
129 * Serial Port
130 *----------------------------------------------------------------------*/
Stefan Roese3ddce572010-09-20 16:05:31 +0200131#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Stefan Roesea9ad4592008-03-11 16:52:24 +0100132
Stefan Roesea9ad4592008-03-11 16:52:24 +0100133/*-----------------------------------------------------------------------
134 * Environment
135 *----------------------------------------------------------------------*/
136/*
137 * Define here the location of the environment variables (FLASH).
138 */
139#if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200140#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Felix Radenskyfadfe702009-06-22 15:30:42 +0300141#define CONFIG_SYS_NOR_CS 0 /* NOR chip connected to CSx */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_NAND_CS 3 /* NAND chip connected to CSx */
Stefan Roesea9ad4592008-03-11 16:52:24 +0100143#else
Jean-Christophe PLAGNIOL-VILLARDdda84dd2008-09-10 22:47:58 +0200144#define CONFIG_ENV_IS_IN_NAND 1 /* use NAND for environment vars */
Felix Radenskyfadfe702009-06-22 15:30:42 +0300145#define CONFIG_SYS_NOR_CS 3 /* NOR chip connected to CSx */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#define CONFIG_SYS_NAND_CS 0 /* NAND chip connected to CSx */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200147#define CONFIG_ENV_IS_EMBEDDED 1 /* use embedded environment */
Stefan Roesea9ad4592008-03-11 16:52:24 +0100148#endif
149
Stefan Roese0b86db72008-03-03 17:27:02 +0100150/*
151 * IPL (Initial Program Loader, integrated inside CPU)
152 * Will load first 4k from NAND (SPL) into cache and execute it from there.
153 *
154 * SPL (Secondary Program Loader)
155 * Will load special U-Boot version (NUB) from NAND and execute it. This SPL
156 * has to fit into 4kByte. It sets up the CPU and configures the SDRAM
157 * controller and the NAND controller so that the special U-Boot image can be
158 * loaded from NAND to SDRAM.
159 *
160 * NUB (NAND U-Boot)
161 * This NAND U-Boot (NUB) is a special U-Boot version which can be started
162 * from RAM. Therefore it mustn't (re-)configure the SDRAM controller.
163 *
164 * On 440EPx the SPL is copied to SDRAM before the NAND controller is
165 * set up. While still running from cache, I experienced problems accessing
166 * the NAND controller. sr - 2006-08-25
Stefan Roese147388e2008-04-08 10:33:29 +0200167 *
168 * This is the first official implementation of booting from 2k page sized
169 * NAND devices (e.g. Micron 29F2G08AA 256Mbit * 8)
Stefan Roese0b86db72008-03-03 17:27:02 +0100170 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */
172#define CONFIG_SYS_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */
173#define CONFIG_SYS_NAND_BOOT_SPL_DST (CONFIG_SYS_OCM_BASE + (12 << 10)) /* Copy SPL here */
174#define CONFIG_SYS_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */
175#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST /* Start NUB from */
Stefan Roese0b86db72008-03-03 17:27:02 +0100176 /* this addr */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_NAND_BOOT_SPL_DELTA (CONFIG_SYS_NAND_BOOT_SPL_SRC - CONFIG_SYS_NAND_BOOT_SPL_DST)
Stefan Roese0b86db72008-03-03 17:27:02 +0100178
179/*
180 * Define the partitioning of the NAND chip (only RAM U-Boot is needed here)
181 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200182#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10) /* Offset to RAM U-Boot image */
183#define CONFIG_SYS_NAND_U_BOOT_SIZE (1 << 20) /* Size of RAM U-Boot image */
Stefan Roese0b86db72008-03-03 17:27:02 +0100184
185/*
186 * Now the NAND chip has to be defined (no autodetection used!)
187 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10) /* NAND chip page size */
189#define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10) /* NAND chip block size */
190#define CONFIG_SYS_NAND_PAGE_COUNT (CONFIG_SYS_NAND_BLOCK_SIZE / CONFIG_SYS_NAND_PAGE_SIZE)
Stefan Roese147388e2008-04-08 10:33:29 +0200191 /* NAND chip page count */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 /* Location of bad block marker*/
193#define CONFIG_SYS_NAND_5_ADDR_CYCLE /* Fifth addr used (<=128MB) */
Stefan Roese0b86db72008-03-03 17:27:02 +0100194
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_NAND_ECCSIZE 256
196#define CONFIG_SYS_NAND_ECCBYTES 3
197#define CONFIG_SYS_NAND_ECCSTEPS (CONFIG_SYS_NAND_PAGE_SIZE / CONFIG_SYS_NAND_ECCSIZE)
198#define CONFIG_SYS_NAND_OOBSIZE 64
199#define CONFIG_SYS_NAND_ECCTOTAL (CONFIG_SYS_NAND_ECCBYTES * CONFIG_SYS_NAND_ECCSTEPS)
200#define CONFIG_SYS_NAND_ECCPOS {40, 41, 42, 43, 44, 45, 46, 47, \
Stefan Roese147388e2008-04-08 10:33:29 +0200201 48, 49, 50, 51, 52, 53, 54, 55, \
202 56, 57, 58, 59, 60, 61, 62, 63}
Stefan Roese0b86db72008-03-03 17:27:02 +0100203
Jean-Christophe PLAGNIOL-VILLARDdda84dd2008-09-10 22:47:58 +0200204#ifdef CONFIG_ENV_IS_IN_NAND
Stefan Roese0b86db72008-03-03 17:27:02 +0100205/*
206 * For NAND booting the environment is embedded in the U-Boot image. Please take
207 * look at the file board/amcc/canyonlands/u-boot-nand.lds for details.
208 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
210#define CONFIG_ENV_OFFSET (CONFIG_SYS_NAND_U_BOOT_OFFS + CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200211#define CONFIG_ENV_OFFSET_REDUND (CONFIG_ENV_OFFSET + CONFIG_ENV_SIZE)
Stefan Roese0b86db72008-03-03 17:27:02 +0100212#endif
213
Stefan Roesea9ad4592008-03-11 16:52:24 +0100214/*-----------------------------------------------------------------------
215 * FLASH related
216 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200218#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1 /* Use AMD (Spansion) reset cmd */
Stefan Roesea9ad4592008-03-11 16:52:24 +0100220
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
222#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
223#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max number of sectors on one chip */
Stefan Roesea9ad4592008-03-11 16:52:24 +0100224
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200225#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
226#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
Stefan Roesea9ad4592008-03-11 16:52:24 +0100227
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
229#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
Stefan Roesea9ad4592008-03-11 16:52:24 +0100230
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200231#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200232#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200233#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200234#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
Stefan Roesea9ad4592008-03-11 16:52:24 +0100235
236/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200237#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
238#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200239#endif /* CONFIG_ENV_IS_IN_FLASH */
Stefan Roesea9ad4592008-03-11 16:52:24 +0100240
241/*-----------------------------------------------------------------------
242 * NAND-FLASH related
243 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200244#define CONFIG_SYS_MAX_NAND_DEVICE 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_ADDR + CONFIG_SYS_NAND_CS)
246#define CONFIG_SYS_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */
Stefan Roesea9ad4592008-03-11 16:52:24 +0100247
248/*------------------------------------------------------------------------------
249 * DDR SDRAM
250 *----------------------------------------------------------------------------*/
Stefan Roese0b86db72008-03-03 17:27:02 +0100251#if !defined(CONFIG_NAND_U_BOOT)
Adam Graham4900ed22008-10-08 10:12:53 -0700252#if !defined(CONFIG_ARCHES)
Stefan Roese0b86db72008-03-03 17:27:02 +0100253/*
254 * NAND booting U-Boot version uses a fixed initialization, since the whole
255 * I2C SPD DIMM autodetection/calibration doesn't fit into the 4k of boot
256 * code.
257 */
Stefan Roesea9ad4592008-03-11 16:52:24 +0100258#define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
259#define SPD_EEPROM_ADDRESS {0x50, 0x51} /* SPD i2c spd addresses*/
260#define CONFIG_DDR_ECC 1 /* with ECC support */
261#define CONFIG_DDR_RQDC_FIXED 0x80000038 /* fixed value for RQDC */
Adam Graham4900ed22008-10-08 10:12:53 -0700262
263#else /* defined(CONFIG_ARCHES) */
264
265#define CONFIG_AUTOCALIB "silent\0" /* default is non-verbose */
266
267#define CONFIG_PPC4xx_DDR_AUTOCALIBRATION /* IBM DDR autocalibration */
268#define DEBUG_PPC4xx_DDR_AUTOCALIBRATION /* dynamic DDR autocal debug */
269#undef CONFIG_PPC4xx_DDR_METHOD_A
270
271/* DDR1/2 SDRAM Device Control Register Data Values */
272/* Memory Queue */
273#define CONFIG_SYS_SDRAM_R0BAS 0x0000f000
274#define CONFIG_SYS_SDRAM_R1BAS 0x00000000
275#define CONFIG_SYS_SDRAM_R2BAS 0x00000000
276#define CONFIG_SYS_SDRAM_R3BAS 0x00000000
277#define CONFIG_SYS_SDRAM_PLBADDULL 0x00000000
278#define CONFIG_SYS_SDRAM_PLBADDUHB 0x00000008
279#define CONFIG_SYS_SDRAM_CONF1LL 0x00001080
280#define CONFIG_SYS_SDRAM_CONF1HB 0x00001080
281#define CONFIG_SYS_SDRAM_CONFPATHB 0x10a68000
282
283/* SDRAM Controller */
284#define CONFIG_SYS_SDRAM0_MB0CF 0x00000701
285#define CONFIG_SYS_SDRAM0_MB1CF 0x00000000
286#define CONFIG_SYS_SDRAM0_MB2CF 0x00000000
287#define CONFIG_SYS_SDRAM0_MB3CF 0x00000000
288#define CONFIG_SYS_SDRAM0_MCOPT1 0x05322000
289#define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
290#define CONFIG_SYS_SDRAM0_MODT0 0x01000000
291#define CONFIG_SYS_SDRAM0_MODT1 0x00000000
292#define CONFIG_SYS_SDRAM0_MODT2 0x00000000
293#define CONFIG_SYS_SDRAM0_MODT3 0x00000000
294#define CONFIG_SYS_SDRAM0_CODT 0x00800021
295#define CONFIG_SYS_SDRAM0_RTR 0x06180000
296#define CONFIG_SYS_SDRAM0_INITPLR0 0xb5380000
297#define CONFIG_SYS_SDRAM0_INITPLR1 0x82100400
298#define CONFIG_SYS_SDRAM0_INITPLR2 0x80820000
299#define CONFIG_SYS_SDRAM0_INITPLR3 0x80830000
300#define CONFIG_SYS_SDRAM0_INITPLR4 0x80810040
301#define CONFIG_SYS_SDRAM0_INITPLR5 0x80800532
302#define CONFIG_SYS_SDRAM0_INITPLR6 0x82100400
303#define CONFIG_SYS_SDRAM0_INITPLR7 0x8a080000
304#define CONFIG_SYS_SDRAM0_INITPLR8 0x8a080000
305#define CONFIG_SYS_SDRAM0_INITPLR9 0x8a080000
306#define CONFIG_SYS_SDRAM0_INITPLR10 0x8a080000
307#define CONFIG_SYS_SDRAM0_INITPLR11 0x80000432
308#define CONFIG_SYS_SDRAM0_INITPLR12 0x808103c0
309#define CONFIG_SYS_SDRAM0_INITPLR13 0x80810040
310#define CONFIG_SYS_SDRAM0_INITPLR14 0x00000000
311#define CONFIG_SYS_SDRAM0_INITPLR15 0x00000000
312#define CONFIG_SYS_SDRAM0_RQDC 0x80000038
313#define CONFIG_SYS_SDRAM0_RFDC 0x00000257
314#define CONFIG_SYS_SDRAM0_RDCC 0x40000000
315#define CONFIG_SYS_SDRAM0_DLCR 0x03000091
316#define CONFIG_SYS_SDRAM0_CLKTR 0x40000000
317#define CONFIG_SYS_SDRAM0_WRDTR 0x82000823
318#define CONFIG_SYS_SDRAM0_SDTR1 0x80201000
319#define CONFIG_SYS_SDRAM0_SDTR2 0x42204243
320#define CONFIG_SYS_SDRAM0_SDTR3 0x090c0d1a
321#define CONFIG_SYS_SDRAM0_MMODE 0x00000432
322#define CONFIG_SYS_SDRAM0_MEMODE 0x00000004
323#endif /* !defined(CONFIG_ARCHES) */
324#endif /* !defined(CONFIG_NAND_U_BOOT) */
325
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200326#define CONFIG_SYS_MBYTES_SDRAM 512 /* 512MB */
Stefan Roesea9ad4592008-03-11 16:52:24 +0100327
328/*-----------------------------------------------------------------------
329 * I2C
330 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200331#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed */
Stefan Roesea9ad4592008-03-11 16:52:24 +0100332
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200333#define CONFIG_SYS_I2C_MULTI_EEPROMS
334#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
335#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
336#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
337#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Stefan Roesea9ad4592008-03-11 16:52:24 +0100338
Stefan Roese9693c3d2009-07-20 06:57:27 +0200339/* I2C bootstrap EEPROM */
Stefan Roesefce070a2009-08-17 16:57:53 +0200340#if defined(CONFIG_ARCHES)
341#define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x54
342#else
Stefan Roese9693c3d2009-07-20 06:57:27 +0200343#define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x52
Stefan Roesefce070a2009-08-17 16:57:53 +0200344#endif
Stefan Roese9693c3d2009-07-20 06:57:27 +0200345#define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
346#define CONFIG_4xx_CONFIG_BLOCKSIZE 16
347
Stefan Roesea9ad4592008-03-11 16:52:24 +0100348/* I2C SYSMON (LM75, AD7414 is almost compatible) */
349#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
350#define CONFIG_DTT_AD7414 1 /* use AD7414 */
351#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200352#define CONFIG_SYS_DTT_MAX_TEMP 70
353#define CONFIG_SYS_DTT_LOW_TEMP -30
354#define CONFIG_SYS_DTT_HYSTERESIS 3
Stefan Roesea9ad4592008-03-11 16:52:24 +0100355
Adam Graham4900ed22008-10-08 10:12:53 -0700356#if defined(CONFIG_ARCHES)
357#define CONFIG_SYS_I2C_DTT_ADDR 0x4a /* AD7414 I2C address */
358#endif
359
360#if !defined(CONFIG_ARCHES)
Stefan Roesea9ad4592008-03-11 16:52:24 +0100361/* RTC configuration */
362#define CONFIG_RTC_M41T62 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200363#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Adam Graham4900ed22008-10-08 10:12:53 -0700364#endif
Stefan Roesea9ad4592008-03-11 16:52:24 +0100365
366/*-----------------------------------------------------------------------
367 * Ethernet
368 *----------------------------------------------------------------------*/
369#define CONFIG_IBM_EMAC4_V4 1
Adam Graham4900ed22008-10-08 10:12:53 -0700370
Stefan Roese52df4192008-03-19 16:20:49 +0100371#define CONFIG_HAS_ETH0
372#define CONFIG_HAS_ETH1
Adam Graham4900ed22008-10-08 10:12:53 -0700373
374#if !defined(CONFIG_ARCHES)
375#define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */
376#define CONFIG_PHY1_ADDR 1
Stefan Roese52df4192008-03-19 16:20:49 +0100377/* Only Glacier (460GT) has 4 EMAC interfaces */
378#ifdef CONFIG_460GT
379#define CONFIG_PHY2_ADDR 2
380#define CONFIG_PHY3_ADDR 3
381#define CONFIG_HAS_ETH2
382#define CONFIG_HAS_ETH3
383#endif
Stefan Roesea9ad4592008-03-11 16:52:24 +0100384
Adam Graham4900ed22008-10-08 10:12:53 -0700385#else /* defined(CONFIG_ARCHES) */
386
387#define CONFIG_FIXED_PHY 0xFFFFFFFF
388#define CONFIG_PHY_ADDR CONFIG_FIXED_PHY
389#define CONFIG_PHY1_ADDR 0
390#define CONFIG_PHY2_ADDR 1
391#define CONFIG_HAS_ETH2
392
393#define CONFIG_SYS_FIXED_PHY_PORT(devnum, speed, duplex) \
394 {devnum, speed, duplex}
395#define CONFIG_SYS_FIXED_PHY_PORTS \
396 CONFIG_SYS_FIXED_PHY_PORT(0, 1000, FULL)
397
398#define CONFIG_M88E1112_PHY
399
400/*
401 * For the GPCS_PHYx_ADDR PHY address, choose some PHY address not
402 * used by CONFIG_PHYx_ADDR
403 */
404#define CONFIG_GPCS_PHY_ADDR 0xA
405#define CONFIG_GPCS_PHY1_ADDR 0xB
406#define CONFIG_GPCS_PHY2_ADDR 0xC
407#endif /* !defined(CONFIG_ARCHES) */
408
Stefan Roesea9ad4592008-03-11 16:52:24 +0100409#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
410#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
411#define CONFIG_PHY_DYNAMIC_ANEG 1
412
Stefan Roese8d0f6b22008-03-05 12:31:53 +0100413/*-----------------------------------------------------------------------
414 * USB-OHCI
415 *----------------------------------------------------------------------*/
Stefan Roese52df4192008-03-19 16:20:49 +0100416/* Only Canyonlands (460EX) has USB */
417#ifdef CONFIG_460EX
Stefan Roese8d0f6b22008-03-05 12:31:53 +0100418#define CONFIG_USB_OHCI_NEW
419#define CONFIG_USB_STORAGE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200420#undef CONFIG_SYS_OHCI_BE_CONTROLLER /* 460EX has little endian descriptors */
421#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS /* 460EX has little endian register */
422#define CONFIG_SYS_OHCI_USE_NPS /* force NoPowerSwitching mode */
423#define CONFIG_SYS_USB_OHCI_REGS_BASE (CONFIG_SYS_AHB_BASE | 0xd0000)
424#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
425#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
Rupjyoti Sarmah4e23bff2010-07-07 18:14:48 +0530426#define CONFIG_SYS_USB_OHCI_BOARD_INIT
Stefan Roese52df4192008-03-19 16:20:49 +0100427#endif
Stefan Roese8d0f6b22008-03-05 12:31:53 +0100428
Stefan Roesed4c0b702008-06-06 15:55:03 +0200429/*
430 * Default environment variables
431 */
Adam Graham4900ed22008-10-08 10:12:53 -0700432#if !defined(CONFIG_ARCHES)
433#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roesed4c0b702008-06-06 15:55:03 +0200434 CONFIG_AMCC_DEF_ENV \
435 CONFIG_AMCC_DEF_ENV_POWERPC \
436 CONFIG_AMCC_DEF_ENV_NOR_UPD \
437 CONFIG_AMCC_DEF_ENV_NAND_UPD \
Stefan Roesea9ad4592008-03-11 16:52:24 +0100438 "kernel_addr=fc000000\0" \
Stefan Roese9cf50f62008-04-22 14:14:20 +0200439 "fdt_addr=fc1e0000\0" \
Stefan Roesea9ad4592008-03-11 16:52:24 +0100440 "ramdisk_addr=fc200000\0" \
Stefan Roesea9ad4592008-03-11 16:52:24 +0100441 "pciconfighost=1\0" \
442 "pcie_mode=RP:RP\0" \
Adam Graham4900ed22008-10-08 10:12:53 -0700443 ""
444#else /* defined(CONFIG_ARCHES) */
445#define CONFIG_EXTRA_ENV_SETTINGS \
446 CONFIG_AMCC_DEF_ENV \
447 CONFIG_AMCC_DEF_ENV_POWERPC \
448 CONFIG_AMCC_DEF_ENV_NOR_UPD \
449 "kernel_addr=fe000000\0" \
450 "fdt_addr=fe1e0000\0" \
451 "ramdisk_addr=fe200000\0" \
452 "pciconfighost=1\0" \
453 "pcie_mode=RP:RP\0" \
454 "ethprime=ppc_4xx_eth1\0" \
Stefan Roesea9ad4592008-03-11 16:52:24 +0100455 ""
Adam Graham4900ed22008-10-08 10:12:53 -0700456#endif /* !defined(CONFIG_ARCHES) */
Stefan Roesea9ad4592008-03-11 16:52:24 +0100457
458/*
Stefan Roesed4c0b702008-06-06 15:55:03 +0200459 * Commands additional to the ones defined in amcc-common.h
Stefan Roesea9ad4592008-03-11 16:52:24 +0100460 */
Stefan Roese9693c3d2009-07-20 06:57:27 +0200461#define CONFIG_CMD_CHIP_CONFIG
Adam Graham4900ed22008-10-08 10:12:53 -0700462#if defined(CONFIG_ARCHES)
463#define CONFIG_CMD_DTT
464#define CONFIG_CMD_PCI
465#define CONFIG_CMD_SDRAM
466#elif defined(CONFIG_CANYONLANDS)
Stefan Roesea9ad4592008-03-11 16:52:24 +0100467#define CONFIG_CMD_DATE
Stefan Roesea9ad4592008-03-11 16:52:24 +0100468#define CONFIG_CMD_DTT
Adam Graham4900ed22008-10-08 10:12:53 -0700469#define CONFIG_CMD_EXT2
470#define CONFIG_CMD_FAT
Stefan Roesea9ad4592008-03-11 16:52:24 +0100471#define CONFIG_CMD_NAND
Stefan Roesea9ad4592008-03-11 16:52:24 +0100472#define CONFIG_CMD_PCI
Kazuaki Ichinohecc558142009-06-12 18:10:12 +0900473#define CONFIG_CMD_SATA
Stefan Roesea9ad4592008-03-11 16:52:24 +0100474#define CONFIG_CMD_SDRAM
Stefan Roesed4c0b702008-06-06 15:55:03 +0200475#define CONFIG_CMD_SNTP
Stefan Roese8d0f6b22008-03-05 12:31:53 +0100476#define CONFIG_CMD_USB
Adam Graham4900ed22008-10-08 10:12:53 -0700477#elif defined(CONFIG_GLACIER)
478#define CONFIG_CMD_DATE
479#define CONFIG_CMD_DTT
480#define CONFIG_CMD_NAND
481#define CONFIG_CMD_PCI
482#define CONFIG_CMD_SDRAM
483#define CONFIG_CMD_SNTP
484#else
485#error "board type not defined"
Stefan Roese52df4192008-03-19 16:20:49 +0100486#endif
Stefan Roese8d0f6b22008-03-05 12:31:53 +0100487
488/* Partitions */
489#define CONFIG_MAC_PARTITION
490#define CONFIG_DOS_PARTITION
491#define CONFIG_ISO_PARTITION
Stefan Roesea9ad4592008-03-11 16:52:24 +0100492
493/*-----------------------------------------------------------------------
Stefan Roesea9ad4592008-03-11 16:52:24 +0100494 * PCI stuff
495 *----------------------------------------------------------------------*/
496/* General PCI */
497#define CONFIG_PCI /* include pci support */
498#define CONFIG_PCI_PNP /* do pci plug-and-play */
499#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
500#define CONFIG_PCI_CONFIG_HOST_BRIDGE
501
502/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200503#define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
504#undef CONFIG_SYS_PCI_MASTER_INIT
Stefan Roesea9ad4592008-03-11 16:52:24 +0100505
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200506#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
507#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
Stefan Roesea9ad4592008-03-11 16:52:24 +0100508
Adam Graham4900ed22008-10-08 10:12:53 -0700509#ifdef CONFIG_460GT
510#if defined(CONFIG_ARCHES)
511/*-----------------------------------------------------------------------
512 * RapidIO I/O and Registers
513 *----------------------------------------------------------------------*/
514#define CONFIG_RAPIDIO
515#define CONFIG_SYS_460GT_SRIO_ERRATA_1
516
517#define SRGPL0_REG_BAR 0x0000000DAA000000ull /* 16MB */
518#define SRGPL0_CFG_BAR 0x0000000DAB000000ull /* 16MB */
519#define SRGPL0_MNT_BAR 0x0000000DAC000000ull /* 16MB */
520#define SRGPL0_MSG_BAR 0x0000000DAD000000ull /* 16MB */
521#define SRGPL0_OUT_BAR 0x0000000DB0000000ull /* 256MB */
522
523#define CONFIG_SYS_SRGPL0_REG_BAR 0xAA000000 /* 16MB */
524#define CONFIG_SYS_SRGPL0_CFG_BAR 0xAB000000 /* 16MB */
525#define CONFIG_SYS_SRGPL0_MNT_BAR 0xAC000000 /* 16MB */
526#define CONFIG_SYS_SRGPL0_MSG_BAR 0xAD000000 /* 16MB */
527
528#define CONFIG_SYS_I2ODMA_BASE 0xCF000000
529#define CONFIG_SYS_I2ODMA_PHYS_ADDR 0x0000000400100000ull
530
531#define CONFIG_PPC4XX_RAPIDIO_PROMISCUOUS_MODE
532#undef CONFIG_PPC4XX_RAPIDIO_DEBUG
533#undef CONFIG_PPC4XX_RAPIDIO_IN_BAR_USE_OCM
534#define CONFIG_PPC4XX_RAPIDIO_USE_HB_PLB
535#undef CONFIG_PPC4XX_RAPIDIO_LOOPBACK
536#endif /* CONFIG_ARCHES */
537#endif /* CONFIG_460GT */
538
Kazuaki Ichinohecc558142009-06-12 18:10:12 +0900539/*
540 * SATA driver setup
541 */
542#ifdef CONFIG_CMD_SATA
543#define CONFIG_SATA_DWC
544#define CONFIG_LIBATA
545#define SATA_BASE_ADDR 0xe20d1000 /* PPC460EX SATA Base Address */
546#define SATA_DMA_REG_ADDR 0xe20d0800 /* PPC460EX SATA Base Address */
547#define CONFIG_SYS_SATA_MAX_DEVICE 1 /* SATA MAX DEVICE */
548/* Convert sectorsize to wordsize */
549#define ATA_SECTOR_WORDS (ATA_SECT_SIZE/2)
550#endif
551
Stefan Roesea9ad4592008-03-11 16:52:24 +0100552/*-----------------------------------------------------------------------
553 * External Bus Controller (EBC) Setup
554 *----------------------------------------------------------------------*/
555
556/*
557 * Canyonlands has 64MBytes of NOR FLASH (Spansion 29GL512), but the
558 * boot EBC mapping only supports a maximum of 16MBytes
559 * (4.ff00.0000 - 4.ffff.ffff).
560 * To solve this problem, the FLASH has to get remapped to another
561 * EBC address which accepts bigger regions:
562 *
563 * 0xfc00.0000 -> 4.cc00.0000
Adam Graham4900ed22008-10-08 10:12:53 -0700564 *
565 * Arches has 32MBytes of NOR FLASH (Spansion 29GL256), it will be
566 * remapped to:
567 *
568 * 0xfe00.0000 -> 4.ce00.0000
Stefan Roesea9ad4592008-03-11 16:52:24 +0100569 */
570
Stefan Roese0b86db72008-03-03 17:27:02 +0100571#if defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL)
572/* Memory Bank 3 (NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200573#define CONFIG_SYS_EBC_PB3AP 0x10055e00
574#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_BOOT_BASE_ADDR | 0x9a000)
Stefan Roese0b86db72008-03-03 17:27:02 +0100575
576/* Memory Bank 0 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200577#define CONFIG_SYS_EBC_PB0AP 0x018003c0
578#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_NAND_ADDR | 0x1E000) /* BAS=NAND,BS=1MB,BU=R/W,BW=32bit*/
Stefan Roese0b86db72008-03-03 17:27:02 +0100579#else
Stefan Roesea9ad4592008-03-11 16:52:24 +0100580/* Memory Bank 0 (NOR-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200581#define CONFIG_SYS_EBC_PB0AP 0x10055e00
582#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_BOOT_BASE_ADDR | 0x9a000)
Stefan Roesea9ad4592008-03-11 16:52:24 +0100583
Adam Graham4900ed22008-10-08 10:12:53 -0700584#if !defined(CONFIG_ARCHES)
Stefan Roesea9ad4592008-03-11 16:52:24 +0100585/* Memory Bank 3 (NAND-FLASH) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200586#define CONFIG_SYS_EBC_PB3AP 0x018003c0
587#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_NAND_ADDR | 0x1E000) /* BAS=NAND,BS=1MB,BU=R/W,BW=32bit*/
Stefan Roese0b86db72008-03-03 17:27:02 +0100588#endif
Adam Graham4900ed22008-10-08 10:12:53 -0700589#endif /*defined(CONFIG_NAND_U_BOOT) || defined(CONFIG_NAND_SPL) */
Stefan Roese0b86db72008-03-03 17:27:02 +0100590
Adam Graham4900ed22008-10-08 10:12:53 -0700591#if !defined(CONFIG_ARCHES)
Stefan Roese0b86db72008-03-03 17:27:02 +0100592/* Memory Bank 2 (CPLD) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200593#define CONFIG_SYS_EBC_PB2AP 0x00804240
594#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_BCSR_BASE | 0x18000) /* BAS=CPLD,BS=1M,BU=RW,BW=32bit */
Stefan Roesea9ad4592008-03-11 16:52:24 +0100595
Adam Graham4900ed22008-10-08 10:12:53 -0700596#else /* defined(CONFIG_ARCHES) */
597
598/* Memory Bank 1 (FPGA) initialization */
599#define CONFIG_SYS_EBC_PB1AP 0x7f8ffe80
600#define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_FPGA_BASE | 0x3a000) /* BAS=FPGA,BS=2MB,BU=R/W,BW=16bit*/
601#endif /* !defined(CONFIG_ARCHES) */
602
Stefan Roese94b46f92009-10-29 18:37:45 +0100603#define CONFIG_SYS_EBC_CFG 0xbfc00000
Stefan Roesea9ad4592008-03-11 16:52:24 +0100604
605/*
Stefan Roesef2c9dc42008-10-25 06:45:31 +0200606 * Arches doesn't use PerCS3 but GPIO43, so let's configure the GPIO
607 * pin multiplexing correctly
608 */
609#if defined(CONFIG_ARCHES)
610#define GPIO43_USE GPIO_SEL /* On Arches this pin is used as GPIO */
611#else
612#define GPIO43_USE GPIO_ALT1 /* On Glacier this pin is used as ALT1 -> PerCS3 */
613#endif
614
615/*
Stefan Roesea9ad4592008-03-11 16:52:24 +0100616 * PPC4xx GPIO Configuration
617 */
Stefan Roese52df4192008-03-19 16:20:49 +0100618#ifdef CONFIG_460EX
619/* 460EX: Use USB configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200620#define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
Stefan Roesea9ad4592008-03-11 16:52:24 +0100621{ \
622/* GPIO Core 0 */ \
Stefan Roese8d0f6b22008-03-05 12:31:53 +0100623{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
624{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
625{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
626{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
627{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
628{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
629{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
630{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
631{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
632{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
633{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
634{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
635{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
636{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
637{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
638{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
639{GPIO0_BASE, GPIO_IN , GPIO_SEL, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
640{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
641{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
642{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
643{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
644{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
Stefan Roesea9ad4592008-03-11 16:52:24 +0100645{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
646{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
647{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
648{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
649{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
650{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
651{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
652{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
653{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
654{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
655}, \
656{ \
657/* GPIO Core 1 */ \
658{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
659{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
660{GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
661{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
662{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
663{GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
664{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
665{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
666{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
667{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
668{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
669{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
670{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
671{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
672{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
673{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
674{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
675{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
676{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
677{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
678{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
679{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
680{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
681{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
682{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
683{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
684{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
685{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
686{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
687{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
688{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
689{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
690} \
691}
Stefan Roese52df4192008-03-19 16:20:49 +0100692#else
693/* 460GT: Use EMAC2+3 configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200694#define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
Stefan Roese52df4192008-03-19 16:20:49 +0100695{ \
696/* GPIO Core 0 */ \
697{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
698{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
699{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
700{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
701{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
702{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
703{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
704{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
705{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
706{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
707{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
708{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
709{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
710{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
711{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
712{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
713{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
714{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
715{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
716{GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
717{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
718{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
719{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
720{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
721{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
722{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
723{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
724{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
725{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
726{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
727{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
728{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
729}, \
730{ \
731/* GPIO Core 1 */ \
732{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
733{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
734{GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
735{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
736{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
737{GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
738{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
739{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
740{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
741{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
742{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
Stefan Roesef2c9dc42008-10-25 06:45:31 +0200743{GPIO1_BASE, GPIO_OUT, GPIO43_USE, GPIO_OUT_0},/* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
Stefan Roese52df4192008-03-19 16:20:49 +0100744{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
745{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
746{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
747{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
748{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
749{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
750{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \
751{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \
752{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \
753{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \
754{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \
755{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \
756{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \
757{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
758{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
759{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
760{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
761{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \
762{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \
763{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \
764} \
765}
766#endif
Stefan Roesea9ad4592008-03-11 16:52:24 +0100767
Stefan Roesea9ad4592008-03-11 16:52:24 +0100768#endif /* __CONFIG_H */