blob: c8264276a7343787a1d8e9c2b937bfd7c20b9bde [file] [log] [blame]
Stelian Pop69c925f2008-05-08 18:52:23 +02001/*
2 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Stelian Pop69c925f2008-05-08 18:52:23 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Configuation settings for the AT91SAM9263EK board.
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Stelian Pop69c925f2008-05-08 18:52:23 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Xu, Hong504e4e12011-06-10 21:31:26 +000014/*
15 * SoC must be defined first, before hardware.h is included.
16 * In this case SoC is defined in boards.cfg.
17 */
18#include <asm/hardware.h>
19
esw@bus-elektronik.de2aa93382012-03-19 05:18:17 +000020#ifndef CONFIG_SYS_USE_BOOT_NORFLASH
Xu, Hong504e4e12011-06-10 21:31:26 +000021#define CONFIG_SYS_TEXT_BASE 0x21F00000
esw@bus-elektronik.de2aa93382012-03-19 05:18:17 +000022#else
23#define CONFIG_SYS_TEXT_BASE 0x0000000
24#endif
Xu, Hong504e4e12011-06-10 21:31:26 +000025
Stelian Pop69c925f2008-05-08 18:52:23 +020026/* ARM asynchronous clock */
Xu, Hong504e4e12011-06-10 21:31:26 +000027#define CONFIG_SYS_AT91_MAIN_CLOCK 16367660 /* 16.367 MHz crystal */
28#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
Stelian Pop69c925f2008-05-08 18:52:23 +020029
Xu, Hong504e4e12011-06-10 21:31:26 +000030#define CONFIG_AT91SAM9263EK 1 /* It's an AT91SAM9263EK Board */
31
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +020032#define CONFIG_ARCH_CPU_INIT
Stelian Pop69c925f2008-05-08 18:52:23 +020033
34#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
35#define CONFIG_SETUP_MEMORY_TAGS 1
36#define CONFIG_INITRD_TAG 1
37
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +020038#ifndef CONFIG_SYS_USE_BOOT_NORFLASH
Stelian Pop69c925f2008-05-08 18:52:23 +020039#define CONFIG_SKIP_LOWLEVEL_INIT
Xu, Hong504e4e12011-06-10 21:31:26 +000040#else
41#define CONFIG_SYS_USE_NORFLASH
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +020042#endif
Stelian Pop69c925f2008-05-08 18:52:23 +020043
Xu, Hong504e4e12011-06-10 21:31:26 +000044#define CONFIG_BOARD_EARLY_INIT_F
45
46#define CONFIG_DISPLAY_CPUINFO
47
Nicolas Ferree4f36232013-02-20 00:16:24 +000048#define CONFIG_CMD_BOOTZ
Bo Shencc496b52014-09-24 15:35:53 +080049
Stelian Pop69c925f2008-05-08 18:52:23 +020050/*
51 * Hardware drivers
52 */
Xu, Hong504e4e12011-06-10 21:31:26 +000053#define CONFIG_ATMEL_LEGACY
54#define CONFIG_AT91_GPIO 1
55#define CONFIG_AT91_GPIO_PULLUP 1
56
57/* serial console */
58#define CONFIG_ATMEL_USART
59#define CONFIG_USART_BASE ATMEL_BASE_DBGU
60#define CONFIG_USART_ID ATMEL_ID_SYS
61#define CONFIG_BAUDRATE 115200
Stelian Pop69c925f2008-05-08 18:52:23 +020062
Stelian Pope068a9b2008-05-08 14:52:31 +020063/* LCD */
64#define CONFIG_LCD 1
65#define LCD_BPP LCD_COLOR8
66#define CONFIG_LCD_LOGO 1
67#undef LCD_TEST_PATTERN
68#define CONFIG_LCD_INFO 1
69#define CONFIG_LCD_INFO_BELOW_LOGO 1
Xu, Hong504e4e12011-06-10 21:31:26 +000070#define CONFIG_SYS_WHITE_ON_BLACK 1
Stelian Pope068a9b2008-05-08 14:52:31 +020071#define CONFIG_ATMEL_LCD 1
72#define CONFIG_ATMEL_LCD_BGR555 1
Xu, Hong504e4e12011-06-10 21:31:26 +000073#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
Stelian Pope068a9b2008-05-08 14:52:31 +020074
Jean-Christophe PLAGNIOL-VILLARD476d10e2009-03-21 21:08:00 +010075/* LED */
76#define CONFIG_AT91_LED
Xu, Hong504e4e12011-06-10 21:31:26 +000077#define CONFIG_RED_LED AT91_PIN_PB7 /* the power led */
78#define CONFIG_GREEN_LED AT91_PIN_PB8 /* the user1 led */
79#define CONFIG_YELLOW_LED AT91_PIN_PC29 /* the user2 led */
Jean-Christophe PLAGNIOL-VILLARD476d10e2009-03-21 21:08:00 +010080
Stelian Pop69c925f2008-05-08 18:52:23 +020081#define CONFIG_BOOTDELAY 3
82
Stelian Pop69c925f2008-05-08 18:52:23 +020083/*
84 * BOOTP options
85 */
86#define CONFIG_BOOTP_BOOTFILESIZE 1
87#define CONFIG_BOOTP_BOOTPATH 1
88#define CONFIG_BOOTP_GATEWAY 1
89#define CONFIG_BOOTP_HOSTNAME 1
90
91/*
92 * Command line configuration.
93 */
Stelian Pop69c925f2008-05-08 18:52:23 +020094#define CONFIG_CMD_PING 1
95#define CONFIG_CMD_DHCP 1
96#define CONFIG_CMD_NAND 1
Andreas Henrikssond70d42f2014-01-27 19:18:59 +010097#define CONFIG_CMD_MMC
Stelian Pop69c925f2008-05-08 18:52:23 +020098#define CONFIG_CMD_USB 1
99
100/* SDRAM */
101#define CONFIG_NR_DRAM_BANKS 1
Xu, Hong504e4e12011-06-10 21:31:26 +0000102#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1
103#define CONFIG_SYS_SDRAM_SIZE 0x04000000
104
105#define CONFIG_SYS_INIT_SP_ADDR \
106 (ATMEL_BASE_SRAM1 + 0x1000 - GENERATED_GBL_DATA_SIZE)
Stelian Pop69c925f2008-05-08 18:52:23 +0200107
108/* DataFlash */
Jean-Christophe PLAGNIOL-VILLARDe5437ac2009-03-27 23:26:44 +0100109#define CONFIG_ATMEL_DATAFLASH_SPI
Stelian Pop69c925f2008-05-08 18:52:23 +0200110#define CONFIG_HAS_DATAFLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_MAX_DATAFLASH_BANKS 1
112#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
Stelian Pop69c925f2008-05-08 18:52:23 +0200113#define AT91_SPI_CLK 15000000
114#define DATAFLASH_TCSS (0x1a << 16)
115#define DATAFLASH_TCHS (0x1 << 24)
116
Andreas Henrikssond70d42f2014-01-27 19:18:59 +0100117/* MMC */
118#ifdef CONFIG_CMD_MMC
119#define CONFIG_MMC
120#define CONFIG_GENERIC_MMC
121#define CONFIG_GENERIC_ATMEL_MCI
122#endif
123
124/* FAT */
125#ifdef CONFIG_CMD_FAT
126#define CONFIG_DOS_PARTITION
127#endif
128
Stelian Pop69c925f2008-05-08 18:52:23 +0200129/* NOR flash, if populated */
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200130#ifdef CONFIG_SYS_USE_NORFLASH
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200132#define CONFIG_FLASH_CFI_DRIVER 1
133#define PHYS_FLASH_1 0x10000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
135#define CONFIG_SYS_MAX_FLASH_SECT 256
136#define CONFIG_SYS_MAX_FLASH_BANKS 1
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200137
138#define CONFIG_SYS_MONITOR_SEC 1:0-3
139#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
140#define CONFIG_SYS_MONITOR_LEN (256 << 10)
141#define CONFIG_ENV_IS_IN_FLASH 1
esw@bus-elektronik.de2aa93382012-03-19 05:18:17 +0000142#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x007E0000)
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200143#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SIZE)
144
145/* Address and size of Primary Environment Sector */
esw@bus-elektronik.de2aa93382012-03-19 05:18:17 +0000146#define CONFIG_ENV_SIZE 0x10000
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200147
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200148#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200149 "monitor_base=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200150 "update=" \
151 "protect off ${monitor_base} +${filesize};" \
152 "erase ${monitor_base} +${filesize};" \
Andreas Bießmann46a8ab72012-06-28 02:32:32 +0000153 "cp.b ${fileaddr} ${monitor_base} ${filesize};" \
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200154 "protect on ${monitor_base} +${filesize}\0"
155
156#ifndef CONFIG_SKIP_LOWLEVEL_INIT
157#define MASTER_PLL_MUL 171
158#define MASTER_PLL_DIV 14
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100159#define MASTER_PLL_OUT 3
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200160
161/* clocks */
162#define CONFIG_SYS_MOR_VAL \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100163 (AT91_PMC_MOR_MOSCEN | AT91_PMC_MOR_OSCOUNT(255))
164#define CONFIG_SYS_PLLAR_VAL \
165 (AT91_PMC_PLLAR_29 | \
166 AT91_PMC_PLLXR_OUT(MASTER_PLL_OUT) | \
167 AT91_PMC_PLLXR_PLLCOUNT(63) | \
168 AT91_PMC_PLLXR_MUL(MASTER_PLL_MUL - 1) | \
169 AT91_PMC_PLLXR_DIV(MASTER_PLL_DIV))
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200170
171/* PCK/2 = MCK Master Clock from PLLA */
172#define CONFIG_SYS_MCKR1_VAL \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100173 (AT91_PMC_MCKR_CSS_SLOW | AT91_PMC_MCKR_PRES_1 | \
174 AT91_PMC_MCKR_MDIV_2)
175
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200176/* PCK/2 = MCK Master Clock from PLLA */
177#define CONFIG_SYS_MCKR2_VAL \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100178 (AT91_PMC_MCKR_CSS_PLLA | AT91_PMC_MCKR_PRES_1 | \
179 AT91_PMC_MCKR_MDIV_2)
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200180
181/* define PDC[31:16] as DATA[31:16] */
182#define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000
183/* no pull-up for D[31:16] */
184#define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000
185/* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100186#define CONFIG_SYS_MATRIX_EBICSA_VAL \
187 (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \
188 AT91_MATRIX_CSA_EBI_CS1A)
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200189
190/* SDRAM */
191/* SDRAMC_MR Mode register */
192#define CONFIG_SYS_SDRC_MR_VAL1 0
193/* SDRAMC_TR - Refresh Timer register */
194#define CONFIG_SYS_SDRC_TR_VAL1 0x13C
195/* SDRAMC_CR - Configuration register*/
196#define CONFIG_SYS_SDRC_CR_VAL \
197 (AT91_SDRAMC_NC_9 | \
198 AT91_SDRAMC_NR_13 | \
199 AT91_SDRAMC_NB_4 | \
200 AT91_SDRAMC_CAS_3 | \
201 AT91_SDRAMC_DBW_32 | \
202 (1 << 8) | /* Write Recovery Delay */ \
203 (7 << 12) | /* Row Cycle Delay */ \
204 (2 << 16) | /* Row Precharge Delay */ \
205 (2 << 20) | /* Row to Column Delay */ \
206 (5 << 24) | /* Active to Precharge Delay */ \
207 (1 << 28)) /* Exit Self Refresh to Active Delay */
208
209/* Memory Device Register -> SDRAM */
210#define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
211#define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
212#define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
213#define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
214#define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
215#define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
216#define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
217#define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
218#define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
219#define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
220#define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
221#define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
222#define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
223#define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
224#define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
225#define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
226#define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
227#define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
228
229/* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100230#define CONFIG_SYS_SMC0_SETUP0_VAL \
231 (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
232 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
233#define CONFIG_SYS_SMC0_PULSE0_VAL \
234 (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
235 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200236#define CONFIG_SYS_SMC0_CYCLE0_VAL \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100237 (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200238#define CONFIG_SYS_SMC0_MODE0_VAL \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100239 (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
240 AT91_SMC_MODE_DBW_16 | \
241 AT91_SMC_MODE_TDF | AT91_SMC_MODE_TDF_CYCLE(6))
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200242
243/* user reset enable */
244#define CONFIG_SYS_RSTC_RMR_VAL \
245 (AT91_RSTC_KEY | \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100246 AT91_RSTC_MR_URSTEN | \
247 AT91_RSTC_MR_ERSTL(15))
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200248
249/* Disable Watchdog */
250#define CONFIG_SYS_WDTC_WDMR_VAL \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100251 (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
252 AT91_WDT_MR_WDV(0xfff) | \
253 AT91_WDT_MR_WDDIS | \
254 AT91_WDT_MR_WDD(0xfff))
255
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200256#endif
257
258#else
259#define CONFIG_SYS_NO_FLASH 1
Stelian Pop69c925f2008-05-08 18:52:23 +0200260#endif
261
262/* NAND flash */
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +0100263#ifdef CONFIG_CMD_NAND
264#define CONFIG_NAND_ATMEL
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_MAX_NAND_DEVICE 1
Xu, Hong504e4e12011-06-10 21:31:26 +0000266#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_NAND_DBW_8 1
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +0100268/* our ALE is AD21 */
269#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
270/* our CLE is AD22 */
271#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
Xu, Hong504e4e12011-06-10 21:31:26 +0000272#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15
273#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PA22
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +0100274#endif
Stelian Pop69c925f2008-05-08 18:52:23 +0200275
276/* Ethernet */
277#define CONFIG_MACB 1
278#define CONFIG_RMII 1
Stelian Pop69c925f2008-05-08 18:52:23 +0200279#define CONFIG_NET_RETRY_COUNT 20
280#define CONFIG_RESET_PHY_R 1
Heiko Schocher8a84ae12013-11-18 08:07:23 +0100281#define CONFIG_AT91_WANTS_COMMON_PHY
Stelian Pop69c925f2008-05-08 18:52:23 +0200282
283/* USB */
Jean-Christophe PLAGNIOL-VILLARDd42643f2009-03-27 23:26:44 +0100284#define CONFIG_USB_ATMEL
Bo Shen4a985df2013-10-21 16:14:00 +0800285#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Stelian Pop69c925f2008-05-08 18:52:23 +0200286#define CONFIG_USB_OHCI_NEW 1
Stelian Pop69c925f2008-05-08 18:52:23 +0200287#define CONFIG_DOS_PARTITION 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
289#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */
290#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263"
291#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Stelian Pop69c925f2008-05-08 18:52:23 +0200292#define CONFIG_USB_STORAGE 1
Stelian Pope9fe2cf2008-11-09 00:14:46 +0100293#define CONFIG_CMD_FAT 1
Stelian Pop69c925f2008-05-08 18:52:23 +0200294
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
Stelian Pop69c925f2008-05-08 18:52:23 +0200296
Xu, Hong504e4e12011-06-10 21:31:26 +0000297#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_MEMTEST_END 0x23e00000
Stelian Pop69c925f2008-05-08 18:52:23 +0200299
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#ifdef CONFIG_SYS_USE_DATAFLASH
Stelian Pop69c925f2008-05-08 18:52:23 +0200301
302/* bootstrap + u-boot + env + linux in dataflash on CS0 */
Jean-Christophe PLAGNIOL-VILLARD2b14d2b2008-09-10 22:47:58 +0200303#define CONFIG_ENV_IS_IN_DATAFLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200304#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200305#define CONFIG_ENV_OFFSET 0x4200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200307#define CONFIG_ENV_SIZE 0x4200
Alexandre Belloni9ef19ba2012-07-02 04:26:58 +0000308#define CONFIG_BOOTCOMMAND "cp.b 0xC0084000 0x22000000 0x210000; bootm"
Stelian Pop69c925f2008-05-08 18:52:23 +0200309#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
310 "root=/dev/mtdblock0 " \
Albin Tonnerreeaa6db22009-07-22 18:30:03 +0200311 "mtdparts=atmel_nand:-(root) "\
Stelian Pop69c925f2008-05-08 18:52:23 +0200312 "rw rootfstype=jffs2"
313
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200314#elif CONFIG_SYS_USE_NANDFLASH
Stelian Pop69c925f2008-05-08 18:52:23 +0200315
316/* bootstrap + u-boot + env + linux in nandflash */
Xu, Hong504e4e12011-06-10 21:31:26 +0000317#define CONFIG_ENV_IS_IN_NAND 1
Bo Shena8fd0632013-02-20 00:16:25 +0000318#define CONFIG_ENV_OFFSET 0xc0000
319#define CONFIG_ENV_OFFSET_REDUND 0x100000
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200320#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
Bo Shena8fd0632013-02-20 00:16:25 +0000321#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0x200000 0x300000; bootm"
322#define CONFIG_BOOTARGS \
323 "console=ttyS0,115200 earlyprintk " \
324 "mtdparts=atmel_nand:256k(bootstrap)ro,512k(uboot)ro," \
325 "256k(env),256k(env_redundant),256k(spare)," \
326 "512k(dtb),6M(kernel)ro,-(rootfs) " \
327 "root=/dev/mtdblock7 rw rootfstype=jffs2"
Stelian Pop69c925f2008-05-08 18:52:23 +0200328#endif
329
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200330#define CONFIG_SYS_CBSIZE 256
331#define CONFIG_SYS_MAXARGS 16
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200332#define CONFIG_SYS_LONGHELP 1
Xu, Hong504e4e12011-06-10 21:31:26 +0000333#define CONFIG_CMDLINE_EDITING 1
Jean-Christophe PLAGNIOL-VILLARDcd96c762009-03-30 16:51:40 +0200334#define CONFIG_AUTO_COMPLETE
335#define CONFIG_SYS_HUSH_PARSER
Stelian Pop69c925f2008-05-08 18:52:23 +0200336
Stelian Pop69c925f2008-05-08 18:52:23 +0200337/*
338 * Size of malloc() pool
339 */
Xu, Hong504e4e12011-06-10 21:31:26 +0000340#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
Stelian Pop69c925f2008-05-08 18:52:23 +0200341
Stelian Pop69c925f2008-05-08 18:52:23 +0200342#endif