blob: e3faec729de949e35bbd57951f2a6e5641d96b3d [file] [log] [blame]
Stelian Pop69c925f2008-05-08 18:52:23 +02001/*
2 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Stelian Pop69c925f2008-05-08 18:52:23 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Configuation settings for the AT91SAM9263EK board.
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Stelian Pop69c925f2008-05-08 18:52:23 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Xu, Hong504e4e12011-06-10 21:31:26 +000014/*
15 * SoC must be defined first, before hardware.h is included.
16 * In this case SoC is defined in boards.cfg.
17 */
18#include <asm/hardware.h>
19
esw@bus-elektronik.de2aa93382012-03-19 05:18:17 +000020#ifndef CONFIG_SYS_USE_BOOT_NORFLASH
Xu, Hong504e4e12011-06-10 21:31:26 +000021#define CONFIG_SYS_TEXT_BASE 0x21F00000
esw@bus-elektronik.de2aa93382012-03-19 05:18:17 +000022#else
23#define CONFIG_SYS_TEXT_BASE 0x0000000
24#endif
Xu, Hong504e4e12011-06-10 21:31:26 +000025
Stelian Pop69c925f2008-05-08 18:52:23 +020026/* ARM asynchronous clock */
Xu, Hong504e4e12011-06-10 21:31:26 +000027#define CONFIG_SYS_AT91_MAIN_CLOCK 16367660 /* 16.367 MHz crystal */
28#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
29#define CONFIG_SYS_HZ 1000
Stelian Pop69c925f2008-05-08 18:52:23 +020030
Xu, Hong504e4e12011-06-10 21:31:26 +000031#define CONFIG_AT91SAM9263EK 1 /* It's an AT91SAM9263EK Board */
32
Jean-Christophe PLAGNIOL-VILLARD23164f12009-04-16 21:30:44 +020033#define CONFIG_ARCH_CPU_INIT
Stelian Pop69c925f2008-05-08 18:52:23 +020034
35#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
36#define CONFIG_SETUP_MEMORY_TAGS 1
37#define CONFIG_INITRD_TAG 1
38
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +020039#ifndef CONFIG_SYS_USE_BOOT_NORFLASH
Stelian Pop69c925f2008-05-08 18:52:23 +020040#define CONFIG_SKIP_LOWLEVEL_INIT
Xu, Hong504e4e12011-06-10 21:31:26 +000041#else
42#define CONFIG_SYS_USE_NORFLASH
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +020043#endif
Stelian Pop69c925f2008-05-08 18:52:23 +020044
Xu, Hong504e4e12011-06-10 21:31:26 +000045#define CONFIG_BOARD_EARLY_INIT_F
46
47#define CONFIG_DISPLAY_CPUINFO
48
Nicolas Ferree4f36232013-02-20 00:16:24 +000049#define CONFIG_CMD_BOOTZ
Nicolas Ferre6ddbdb12013-02-20 00:16:23 +000050#define CONFIG_OF_LIBFDT
51
Stelian Pop69c925f2008-05-08 18:52:23 +020052/*
53 * Hardware drivers
54 */
Xu, Hong504e4e12011-06-10 21:31:26 +000055#define CONFIG_ATMEL_LEGACY
56#define CONFIG_AT91_GPIO 1
57#define CONFIG_AT91_GPIO_PULLUP 1
58
59/* serial console */
60#define CONFIG_ATMEL_USART
61#define CONFIG_USART_BASE ATMEL_BASE_DBGU
62#define CONFIG_USART_ID ATMEL_ID_SYS
63#define CONFIG_BAUDRATE 115200
Stelian Pop69c925f2008-05-08 18:52:23 +020064
Stelian Pope068a9b2008-05-08 14:52:31 +020065/* LCD */
66#define CONFIG_LCD 1
67#define LCD_BPP LCD_COLOR8
68#define CONFIG_LCD_LOGO 1
69#undef LCD_TEST_PATTERN
70#define CONFIG_LCD_INFO 1
71#define CONFIG_LCD_INFO_BELOW_LOGO 1
Xu, Hong504e4e12011-06-10 21:31:26 +000072#define CONFIG_SYS_WHITE_ON_BLACK 1
Stelian Pope068a9b2008-05-08 14:52:31 +020073#define CONFIG_ATMEL_LCD 1
74#define CONFIG_ATMEL_LCD_BGR555 1
Xu, Hong504e4e12011-06-10 21:31:26 +000075#define CONFIG_SYS_CONSOLE_IS_IN_ENV 1
Stelian Pope068a9b2008-05-08 14:52:31 +020076
Jean-Christophe PLAGNIOL-VILLARD476d10e2009-03-21 21:08:00 +010077/* LED */
78#define CONFIG_AT91_LED
Xu, Hong504e4e12011-06-10 21:31:26 +000079#define CONFIG_RED_LED AT91_PIN_PB7 /* the power led */
80#define CONFIG_GREEN_LED AT91_PIN_PB8 /* the user1 led */
81#define CONFIG_YELLOW_LED AT91_PIN_PC29 /* the user2 led */
Jean-Christophe PLAGNIOL-VILLARD476d10e2009-03-21 21:08:00 +010082
Stelian Pop69c925f2008-05-08 18:52:23 +020083#define CONFIG_BOOTDELAY 3
84
Stelian Pop69c925f2008-05-08 18:52:23 +020085/*
86 * BOOTP options
87 */
88#define CONFIG_BOOTP_BOOTFILESIZE 1
89#define CONFIG_BOOTP_BOOTPATH 1
90#define CONFIG_BOOTP_GATEWAY 1
91#define CONFIG_BOOTP_HOSTNAME 1
92
93/*
94 * Command line configuration.
95 */
96#include <config_cmd_default.h>
97#undef CONFIG_CMD_BDI
Stelian Pop69c925f2008-05-08 18:52:23 +020098#undef CONFIG_CMD_FPGA
Wolfgang Denk85c25df2009-04-01 23:34:12 +020099#undef CONFIG_CMD_IMI
Stelian Pop69c925f2008-05-08 18:52:23 +0200100#undef CONFIG_CMD_IMLS
Wolfgang Denk85c25df2009-04-01 23:34:12 +0200101#undef CONFIG_CMD_LOADS
102#undef CONFIG_CMD_SOURCE
Stelian Pop69c925f2008-05-08 18:52:23 +0200103
104#define CONFIG_CMD_PING 1
105#define CONFIG_CMD_DHCP 1
106#define CONFIG_CMD_NAND 1
107#define CONFIG_CMD_USB 1
108
109/* SDRAM */
110#define CONFIG_NR_DRAM_BANKS 1
Xu, Hong504e4e12011-06-10 21:31:26 +0000111#define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1
112#define CONFIG_SYS_SDRAM_SIZE 0x04000000
113
114#define CONFIG_SYS_INIT_SP_ADDR \
115 (ATMEL_BASE_SRAM1 + 0x1000 - GENERATED_GBL_DATA_SIZE)
Stelian Pop69c925f2008-05-08 18:52:23 +0200116
117/* DataFlash */
Jean-Christophe PLAGNIOL-VILLARDe5437ac2009-03-27 23:26:44 +0100118#define CONFIG_ATMEL_DATAFLASH_SPI
Stelian Pop69c925f2008-05-08 18:52:23 +0200119#define CONFIG_HAS_DATAFLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120#define CONFIG_SYS_SPI_WRITE_TOUT (5*CONFIG_SYS_HZ)
121#define CONFIG_SYS_MAX_DATAFLASH_BANKS 1
122#define CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 0xC0000000 /* CS0 */
Stelian Pop69c925f2008-05-08 18:52:23 +0200123#define AT91_SPI_CLK 15000000
124#define DATAFLASH_TCSS (0x1a << 16)
125#define DATAFLASH_TCHS (0x1 << 24)
126
127/* NOR flash, if populated */
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200128#ifdef CONFIG_SYS_USE_NORFLASH
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_FLASH_CFI 1
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200130#define CONFIG_FLASH_CFI_DRIVER 1
131#define PHYS_FLASH_1 0x10000000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
133#define CONFIG_SYS_MAX_FLASH_SECT 256
134#define CONFIG_SYS_MAX_FLASH_BANKS 1
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200135
136#define CONFIG_SYS_MONITOR_SEC 1:0-3
137#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
138#define CONFIG_SYS_MONITOR_LEN (256 << 10)
139#define CONFIG_ENV_IS_IN_FLASH 1
esw@bus-elektronik.de2aa93382012-03-19 05:18:17 +0000140#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x007E0000)
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200141#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SIZE)
142
143/* Address and size of Primary Environment Sector */
esw@bus-elektronik.de2aa93382012-03-19 05:18:17 +0000144#define CONFIG_ENV_SIZE 0x10000
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200145
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200146#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasutfd5ba892012-09-23 17:41:23 +0200147 "monitor_base=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200148 "update=" \
149 "protect off ${monitor_base} +${filesize};" \
150 "erase ${monitor_base} +${filesize};" \
Andreas Bießmann46a8ab72012-06-28 02:32:32 +0000151 "cp.b ${fileaddr} ${monitor_base} ${filesize};" \
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200152 "protect on ${monitor_base} +${filesize}\0"
153
154#ifndef CONFIG_SKIP_LOWLEVEL_INIT
155#define MASTER_PLL_MUL 171
156#define MASTER_PLL_DIV 14
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100157#define MASTER_PLL_OUT 3
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200158
159/* clocks */
160#define CONFIG_SYS_MOR_VAL \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100161 (AT91_PMC_MOR_MOSCEN | AT91_PMC_MOR_OSCOUNT(255))
162#define CONFIG_SYS_PLLAR_VAL \
163 (AT91_PMC_PLLAR_29 | \
164 AT91_PMC_PLLXR_OUT(MASTER_PLL_OUT) | \
165 AT91_PMC_PLLXR_PLLCOUNT(63) | \
166 AT91_PMC_PLLXR_MUL(MASTER_PLL_MUL - 1) | \
167 AT91_PMC_PLLXR_DIV(MASTER_PLL_DIV))
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200168
169/* PCK/2 = MCK Master Clock from PLLA */
170#define CONFIG_SYS_MCKR1_VAL \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100171 (AT91_PMC_MCKR_CSS_SLOW | AT91_PMC_MCKR_PRES_1 | \
172 AT91_PMC_MCKR_MDIV_2)
173
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200174/* PCK/2 = MCK Master Clock from PLLA */
175#define CONFIG_SYS_MCKR2_VAL \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100176 (AT91_PMC_MCKR_CSS_PLLA | AT91_PMC_MCKR_PRES_1 | \
177 AT91_PMC_MCKR_MDIV_2)
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200178
179/* define PDC[31:16] as DATA[31:16] */
180#define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000
181/* no pull-up for D[31:16] */
182#define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000
183/* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100184#define CONFIG_SYS_MATRIX_EBICSA_VAL \
185 (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \
186 AT91_MATRIX_CSA_EBI_CS1A)
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200187
188/* SDRAM */
189/* SDRAMC_MR Mode register */
190#define CONFIG_SYS_SDRC_MR_VAL1 0
191/* SDRAMC_TR - Refresh Timer register */
192#define CONFIG_SYS_SDRC_TR_VAL1 0x13C
193/* SDRAMC_CR - Configuration register*/
194#define CONFIG_SYS_SDRC_CR_VAL \
195 (AT91_SDRAMC_NC_9 | \
196 AT91_SDRAMC_NR_13 | \
197 AT91_SDRAMC_NB_4 | \
198 AT91_SDRAMC_CAS_3 | \
199 AT91_SDRAMC_DBW_32 | \
200 (1 << 8) | /* Write Recovery Delay */ \
201 (7 << 12) | /* Row Cycle Delay */ \
202 (2 << 16) | /* Row Precharge Delay */ \
203 (2 << 20) | /* Row to Column Delay */ \
204 (5 << 24) | /* Active to Precharge Delay */ \
205 (1 << 28)) /* Exit Self Refresh to Active Delay */
206
207/* Memory Device Register -> SDRAM */
208#define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
209#define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
210#define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
211#define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
212#define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
213#define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
214#define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
215#define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
216#define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
217#define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
218#define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
219#define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
220#define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
221#define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
222#define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
223#define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
224#define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
225#define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
226
227/* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100228#define CONFIG_SYS_SMC0_SETUP0_VAL \
229 (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
230 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
231#define CONFIG_SYS_SMC0_PULSE0_VAL \
232 (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
233 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200234#define CONFIG_SYS_SMC0_CYCLE0_VAL \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100235 (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200236#define CONFIG_SYS_SMC0_MODE0_VAL \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100237 (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
238 AT91_SMC_MODE_DBW_16 | \
239 AT91_SMC_MODE_TDF | AT91_SMC_MODE_TDF_CYCLE(6))
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200240
241/* user reset enable */
242#define CONFIG_SYS_RSTC_RMR_VAL \
243 (AT91_RSTC_KEY | \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100244 AT91_RSTC_MR_URSTEN | \
245 AT91_RSTC_MR_ERSTL(15))
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200246
247/* Disable Watchdog */
248#define CONFIG_SYS_WDTC_WDMR_VAL \
Jens Scharsigc3c10ea2010-02-03 22:47:18 +0100249 (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
250 AT91_WDT_MR_WDV(0xfff) | \
251 AT91_WDT_MR_WDDIS | \
252 AT91_WDT_MR_WDD(0xfff))
253
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200254#endif
255
256#else
257#define CONFIG_SYS_NO_FLASH 1
Stelian Pop69c925f2008-05-08 18:52:23 +0200258#endif
259
260/* NAND flash */
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +0100261#ifdef CONFIG_CMD_NAND
262#define CONFIG_NAND_ATMEL
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define CONFIG_SYS_MAX_NAND_DEVICE 1
Xu, Hong504e4e12011-06-10 21:31:26 +0000264#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200265#define CONFIG_SYS_NAND_DBW_8 1
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +0100266/* our ALE is AD21 */
267#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
268/* our CLE is AD22 */
269#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
Xu, Hong504e4e12011-06-10 21:31:26 +0000270#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15
271#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PA22
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +0100272#endif
Stelian Pop69c925f2008-05-08 18:52:23 +0200273
274/* Ethernet */
275#define CONFIG_MACB 1
276#define CONFIG_RMII 1
Stelian Pop69c925f2008-05-08 18:52:23 +0200277#define CONFIG_NET_RETRY_COUNT 20
278#define CONFIG_RESET_PHY_R 1
279
280/* USB */
Jean-Christophe PLAGNIOL-VILLARDd42643f2009-03-27 23:26:44 +0100281#define CONFIG_USB_ATMEL
Bo Shen4a985df2013-10-21 16:14:00 +0800282#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Stelian Pop69c925f2008-05-08 18:52:23 +0200283#define CONFIG_USB_OHCI_NEW 1
Stelian Pop69c925f2008-05-08 18:52:23 +0200284#define CONFIG_DOS_PARTITION 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
286#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */
287#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263"
288#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Stelian Pop69c925f2008-05-08 18:52:23 +0200289#define CONFIG_USB_STORAGE 1
Stelian Pope9fe2cf2008-11-09 00:14:46 +0100290#define CONFIG_CMD_FAT 1
Stelian Pop69c925f2008-05-08 18:52:23 +0200291
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
Stelian Pop69c925f2008-05-08 18:52:23 +0200293
Xu, Hong504e4e12011-06-10 21:31:26 +0000294#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200295#define CONFIG_SYS_MEMTEST_END 0x23e00000
Stelian Pop69c925f2008-05-08 18:52:23 +0200296
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#ifdef CONFIG_SYS_USE_DATAFLASH
Stelian Pop69c925f2008-05-08 18:52:23 +0200298
299/* bootstrap + u-boot + env + linux in dataflash on CS0 */
Jean-Christophe PLAGNIOL-VILLARD2b14d2b2008-09-10 22:47:58 +0200300#define CONFIG_ENV_IS_IN_DATAFLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200301#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + 0x8400)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200302#define CONFIG_ENV_OFFSET 0x4200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_ENV_ADDR (CONFIG_SYS_DATAFLASH_LOGIC_ADDR_CS0 + CONFIG_ENV_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200304#define CONFIG_ENV_SIZE 0x4200
Alexandre Belloni9ef19ba2012-07-02 04:26:58 +0000305#define CONFIG_BOOTCOMMAND "cp.b 0xC0084000 0x22000000 0x210000; bootm"
Stelian Pop69c925f2008-05-08 18:52:23 +0200306#define CONFIG_BOOTARGS "console=ttyS0,115200 " \
307 "root=/dev/mtdblock0 " \
Albin Tonnerreeaa6db22009-07-22 18:30:03 +0200308 "mtdparts=atmel_nand:-(root) "\
Stelian Pop69c925f2008-05-08 18:52:23 +0200309 "rw rootfstype=jffs2"
310
Jean-Christophe PLAGNIOL-VILLARD32774732009-06-13 12:48:36 +0200311#elif CONFIG_SYS_USE_NANDFLASH
Stelian Pop69c925f2008-05-08 18:52:23 +0200312
313/* bootstrap + u-boot + env + linux in nandflash */
Xu, Hong504e4e12011-06-10 21:31:26 +0000314#define CONFIG_ENV_IS_IN_NAND 1
Bo Shena8fd0632013-02-20 00:16:25 +0000315#define CONFIG_ENV_OFFSET 0xc0000
316#define CONFIG_ENV_OFFSET_REDUND 0x100000
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200317#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
Bo Shena8fd0632013-02-20 00:16:25 +0000318#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0x200000 0x300000; bootm"
319#define CONFIG_BOOTARGS \
320 "console=ttyS0,115200 earlyprintk " \
321 "mtdparts=atmel_nand:256k(bootstrap)ro,512k(uboot)ro," \
322 "256k(env),256k(env_redundant),256k(spare)," \
323 "512k(dtb),6M(kernel)ro,-(rootfs) " \
324 "root=/dev/mtdblock7 rw rootfstype=jffs2"
Stelian Pop69c925f2008-05-08 18:52:23 +0200325#endif
326
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200327#define CONFIG_SYS_PROMPT "U-Boot> "
328#define CONFIG_SYS_CBSIZE 256
329#define CONFIG_SYS_MAXARGS 16
330#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
331#define CONFIG_SYS_LONGHELP 1
Xu, Hong504e4e12011-06-10 21:31:26 +0000332#define CONFIG_CMDLINE_EDITING 1
Jean-Christophe PLAGNIOL-VILLARDcd96c762009-03-30 16:51:40 +0200333#define CONFIG_AUTO_COMPLETE
334#define CONFIG_SYS_HUSH_PARSER
Stelian Pop69c925f2008-05-08 18:52:23 +0200335
Stelian Pop69c925f2008-05-08 18:52:23 +0200336/*
337 * Size of malloc() pool
338 */
Xu, Hong504e4e12011-06-10 21:31:26 +0000339#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
Stelian Pop69c925f2008-05-08 18:52:23 +0200340
Stelian Pop69c925f2008-05-08 18:52:23 +0200341#endif