blob: a3db9f445712f66b7bf73c07bdf96b8f9dc698b6 [file] [log] [blame]
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05001/*
Ed Swarthout95ae0a02007-07-27 01:50:52 -05002 * Copyright 2004, 2007 Freescale Semiconductor.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -05003 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Ed Swarthout95ae0a02007-07-27 01:50:52 -050014 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050015 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
23/*
24 * mpc8548cds board configuration file
25 *
26 * Please refer to doc/README.mpc85xxcds for more info.
27 *
28 */
29#ifndef __CONFIG_H
30#define __CONFIG_H
31
32/* High Level Configuration Options */
33#define CONFIG_BOOKE 1 /* BOOKE */
34#define CONFIG_E500 1 /* BOOKE e500 family */
35#define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
36#define CONFIG_MPC8548 1 /* MPC8548 specific */
37#define CONFIG_MPC8548CDS 1 /* MPC8548CDS board specific */
38
Ed Swarthout95ae0a02007-07-27 01:50:52 -050039#define CONFIG_PCI /* enable any pci type devices */
40#define CONFIG_PCI1 /* PCI controller 1 */
41#define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
42#undef CONFIG_RIO
43#undef CONFIG_PCI2
44#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala93166d22007-12-07 12:17:34 -060045#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050046
47#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050048#define CONFIG_ENV_OVERWRITE
49#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
50#define CONFIG_DDR_DLL /* possible DLL fix needed */
ebony.zhu@freescale.com5ab966c2006-12-18 16:25:15 +080051#undef CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050052
53#define CONFIG_DDR_ECC /* only for ECC DDR module */
54#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
55#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
Ed Swarthout95ae0a02007-07-27 01:50:52 -050056#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050057
Kumar Gala35b2b092008-01-16 01:45:10 -060058#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050059
60/*
61 * When initializing flash, if we cannot find the manufacturer ID,
62 * assume this is the AMD flash associated with the CDS board.
63 * This allows booting from a promjet.
64 */
65#define CONFIG_ASSUME_AMD_FLASH
66
67#define MPC85xx_DDR_SDRAM_CLK_CNTL /* 85xx has clock control reg */
68
69#ifndef __ASSEMBLY__
70extern unsigned long get_clock_freq(void);
71#endif
72#define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
73
74/*
75 * These can be toggled for performance analysis, otherwise use default.
76 */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050077#define CONFIG_L2_CACHE /* toggle L2 cache */
78#define CONFIG_BTB /* toggle branch predition */
79#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
80#define CONFIG_CLEAR_LAW0 /* Clear LAW0 in cpu_init_r */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050081
82/*
83 * Only possible on E500 Version 2 or newer cores.
84 */
85#define CONFIG_ENABLE_36BIT_PHYS 1
86
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050087#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
88
89#undef CFG_DRAM_TEST /* memory test, takes time */
90#define CFG_MEMTEST_START 0x00200000 /* memtest works on */
91#define CFG_MEMTEST_END 0x00400000
92
93/*
94 * Base addresses -- Note these are effective addresses where the
95 * actual resources get mapped (not physical addresses)
96 */
Ed Swarthout95ae0a02007-07-27 01:50:52 -050097#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -050098#define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
99#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
100
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500101#define CFG_PCI1_ADDR (CFG_CCSRBAR+0x8000)
102#define CFG_PCI2_ADDR (CFG_CCSRBAR+0x9000)
103#define CFG_PCIE1_ADDR (CFG_CCSRBAR+0xa000)
104
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500105/*
106 * DDR Setup
107 */
108#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
109#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
110
111#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
112
113/*
114 * Make sure required options are set
115 */
116#ifndef CONFIG_SPD_EEPROM
117#error ("CONFIG_SPD_EEPROM is required")
118#endif
119
120#undef CONFIG_CLOCKS_IN_MHZ
121
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500122/*
123 * Local Bus Definitions
124 */
125
126/*
127 * FLASH on the Local Bus
128 * Two banks, 8M each, using the CFI driver.
129 * Boot from BR0/OR0 bank at 0xff00_0000
130 * Alternate BR1/OR1 bank at 0xff80_0000
131 *
132 * BR0, BR1:
133 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
134 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
135 * Port Size = 16 bits = BRx[19:20] = 10
136 * Use GPCM = BRx[24:26] = 000
137 * Valid = BRx[31] = 1
138 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500139 * 0 4 8 12 16 20 24 28
140 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
141 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500142 *
143 * OR0, OR1:
144 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
145 * Reserved ORx[17:18] = 11, confusion here?
146 * CSNT = ORx[20] = 1
147 * ACS = half cycle delay = ORx[21:22] = 11
148 * SCY = 6 = ORx[24:27] = 0110
149 * TRLX = use relaxed timing = ORx[29] = 1
150 * EAD = use external address latch delay = OR[31] = 1
151 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500152 * 0 4 8 12 16 20 24 28
153 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500154 */
155
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500156#define CFG_BOOT_BLOCK 0xff000000 /* boot TLB block */
157#define CFG_FLASH_BASE CFG_BOOT_BLOCK /* start of FLASH 16M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500158
159#define CFG_BR0_PRELIM 0xff801001
160#define CFG_BR1_PRELIM 0xff001001
161
162#define CFG_OR0_PRELIM 0xff806e65
163#define CFG_OR1_PRELIM 0xff806e65
164
165#define CFG_FLASH_BANKS_LIST {0xff800000, CFG_FLASH_BASE}
166#define CFG_MAX_FLASH_BANKS 2 /* number of banks */
167#define CFG_MAX_FLASH_SECT 128 /* sectors per device */
168#undef CFG_FLASH_CHECKSUM
169#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
170#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
171
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500172#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500173
174#define CFG_FLASH_CFI_DRIVER
175#define CFG_FLASH_CFI
176#define CFG_FLASH_EMPTY_INFO
177
178
179/*
180 * SDRAM on the Local Bus
181 */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500182#define CFG_LBC_CACHE_BASE 0xf0000000 /* Localbus cacheable */
183#define CFG_LBC_CACHE_SIZE 64
184#define CFG_LBC_NONCACHE_BASE 0xf8000000 /* Localbus non-cacheable */
185#define CFG_LBC_NONCACHE_SIZE 64
186
187#define CFG_LBC_SDRAM_BASE CFG_LBC_CACHE_BASE /* Localbus SDRAM */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500188#define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
189
190/*
191 * Base Register 2 and Option Register 2 configure SDRAM.
192 * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
193 *
194 * For BR2, need:
195 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
196 * port-size = 32-bits = BR2[19:20] = 11
197 * no parity checking = BR2[21:22] = 00
198 * SDRAM for MSEL = BR2[24:26] = 011
199 * Valid = BR[31] = 1
200 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500201 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500202 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
203 *
204 * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
205 * FIXME: the top 17 bits of BR2.
206 */
207
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500208#define CFG_BR2_PRELIM 0xf0001861
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500209
210/*
211 * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
212 *
213 * For OR2, need:
214 * 64MB mask for AM, OR2[0:7] = 1111 1100
215 * XAM, OR2[17:18] = 11
216 * 9 columns OR2[19-21] = 010
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500217 * 13 rows OR2[23-25] = 100
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500218 * EAD set for extra time OR[31] = 1
219 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500220 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500221 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
222 */
223
224#define CFG_OR2_PRELIM 0xfc006901
225
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500226#define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
227#define CFG_LBC_LBCR 0x00000000 /* LB config reg */
228#define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
229#define CFG_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500230
231/*
232 * LSDMR masks
233 */
234#define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
235#define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
236#define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
237#define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
238#define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
239#define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
240#define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
241#define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
242#define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
243#define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
244
245#define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
246#define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
247#define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
248#define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
249#define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
250#define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
251#define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
252#define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
253
254/*
255 * Common settings for all Local Bus SDRAM commands.
256 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500257 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500258 * is OR'ed in too.
259 */
260#define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_RFCR16 \
261 | CFG_LBC_LSDMR_PRETOACT7 \
262 | CFG_LBC_LSDMR_ACTTORW7 \
263 | CFG_LBC_LSDMR_BL8 \
264 | CFG_LBC_LSDMR_WRC4 \
265 | CFG_LBC_LSDMR_CL3 \
266 | CFG_LBC_LSDMR_RFEN \
267 )
268
269/*
270 * The CADMUS registers are connected to CS3 on CDS.
271 * The new memory map places CADMUS at 0xf8000000.
272 *
273 * For BR3, need:
274 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
275 * port-size = 8-bits = BR[19:20] = 01
276 * no parity checking = BR[21:22] = 00
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500277 * GPMC for MSEL = BR[24:26] = 000
278 * Valid = BR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500279 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500280 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500281 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
282 *
283 * For OR3, need:
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500284 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500285 * disable buffer ctrl OR[19] = 0
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500286 * CSNT OR[20] = 1
287 * ACS OR[21:22] = 11
288 * XACS OR[23] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500289 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500290 * SETA OR[28] = 0
291 * TRLX OR[29] = 1
292 * EHTR OR[30] = 1
293 * EAD extra time OR[31] = 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500294 *
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500295 * 0 4 8 12 16 20 24 28
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500296 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
297 */
298
299#define CADMUS_BASE_ADDR 0xf8000000
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500300#define CFG_BR3_PRELIM 0xf8000801
301#define CFG_OR3_PRELIM 0xfff00ff7
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500302
303#define CONFIG_L1_INIT_RAM
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500304#define CFG_INIT_RAM_LOCK 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500305#define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500306#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500307
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500308#define CFG_INIT_L2_ADDR 0xf8f80000 /* relocate boot L2SRAM */
309
310#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500311#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
312#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
313
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500314#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
315#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500316
317/* Serial Port */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500318#define CONFIG_CONS_INDEX 2
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500319#undef CONFIG_SERIAL_SOFTWARE_FIFO
320#define CFG_NS16550
321#define CFG_NS16550_SERIAL
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500322#define CFG_NS16550_REG_SIZE 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500323#define CFG_NS16550_CLK get_bus_freq(0)
324
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500325#define CFG_BAUDRATE_TABLE \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500326 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
327
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500328#define CFG_NS16550_COM1 (CFG_CCSRBAR+0x4500)
329#define CFG_NS16550_COM2 (CFG_CCSRBAR+0x4600)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500330
331/* Use the HUSH parser */
332#define CFG_HUSH_PARSER
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500333#ifdef CFG_HUSH_PARSER
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500334#define CFG_PROMPT_HUSH_PS2 "> "
335#endif
336
Matthew McClintock148e26a2006-06-28 10:43:36 -0500337/* pass open firmware flat tree */
Kumar Galad28ced32007-11-29 00:11:44 -0600338#define CONFIG_OF_LIBFDT 1
339#define CONFIG_OF_BOARD_SETUP 1
340#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Matthew McClintock148e26a2006-06-28 10:43:36 -0500341
Jon Loeliger43d818f2006-10-20 15:50:15 -0500342/*
343 * I2C
344 */
345#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
346#define CONFIG_HARD_I2C /* I2C with hardware support*/
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500347#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500348#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
349#define CFG_I2C_EEPROM_ADDR 0x57
350#define CFG_I2C_SLAVE 0x7F
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500351#define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
Jon Loeliger43d818f2006-10-20 15:50:15 -0500352#define CFG_I2C_OFFSET 0x3000
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500353
354/*
355 * General PCI
Sergei Shtylyov6ffad932006-12-27 22:07:15 +0300356 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500357 */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500358#define CFG_PCI_PHYS 0x80000000 /* 1G PCI TLB */
359
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500360#define CFG_PCI1_MEM_BASE 0x80000000
361#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500362#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
Matthew McClintock3b662012006-06-28 10:46:13 -0500363#define CFG_PCI1_IO_BASE 0x00000000
364#define CFG_PCI1_IO_PHYS 0xe2000000
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500365#define CFG_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500366
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500367#ifdef CONFIG_PCI2
368#define CFG_PCI2_MEM_BASE 0xa0000000
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500369#define CFG_PCI2_MEM_PHYS CFG_PCI2_MEM_BASE
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500370#define CFG_PCI2_MEM_SIZE 0x20000000 /* 512M */
Andy Flemingdcd580b2007-02-24 01:08:13 -0600371#define CFG_PCI2_IO_BASE 0x00000000
Zang Roy-r61911a5f77dc2006-12-14 14:14:55 +0800372#define CFG_PCI2_IO_PHYS 0xe2800000
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500373#define CFG_PCI2_IO_SIZE 0x00100000 /* 1M */
374#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500375
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500376#ifdef CONFIG_PCIE1
377#define CFG_PCIE1_MEM_BASE 0xa0000000
378#define CFG_PCIE1_MEM_PHYS CFG_PCIE1_MEM_BASE
379#define CFG_PCIE1_MEM_SIZE 0x20000000 /* 512M */
380#define CFG_PCIE1_IO_BASE 0x00000000
381#define CFG_PCIE1_IO_PHYS 0xe3000000
382#define CFG_PCIE1_IO_SIZE 0x00100000 /* 1M */
383#endif
Zang Roy-r61911a5f77dc2006-12-14 14:14:55 +0800384
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500385#ifdef CONFIG_RIO
Zang Roy-r61911a5f77dc2006-12-14 14:14:55 +0800386/*
387 * RapidIO MMU
388 */
389#define CFG_RIO_MEM_BASE 0xC0000000
390#define CFG_RIO_MEM_SIZE 0x20000000 /* 512M */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500391#endif
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500392
Randy Vinson1dfd6d92007-02-27 19:42:22 -0700393#ifdef CONFIG_LEGACY
394#define BRIDGE_ID 17
395#define VIA_ID 2
396#else
397#define BRIDGE_ID 28
398#define VIA_ID 4
399#endif
400
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500401#if defined(CONFIG_PCI)
402
403#define CONFIG_NET_MULTI
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500404#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500405
406#undef CONFIG_EEPRO100
407#undef CONFIG_TULIP
408
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500409#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500410
411/* PCI view of System Memory */
412#define CFG_PCI_MEMORY_BUS 0x00000000
413#define CFG_PCI_MEMORY_PHYS 0x00000000
414#define CFG_PCI_MEMORY_SIZE 0x80000000
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500415
416#endif /* CONFIG_PCI */
417
418
419#if defined(CONFIG_TSEC_ENET)
420
421#ifndef CONFIG_NET_MULTI
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500422#define CONFIG_NET_MULTI 1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500423#endif
424
425#define CONFIG_MII 1 /* MII PHY management */
Kim Phillips177e58f2007-05-16 16:52:19 -0500426#define CONFIG_TSEC1 1
427#define CONFIG_TSEC1_NAME "eTSEC0"
428#define CONFIG_TSEC2 1
429#define CONFIG_TSEC2_NAME "eTSEC1"
430#define CONFIG_TSEC3 1
431#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500432#define CONFIG_TSEC4
Kim Phillips177e58f2007-05-16 16:52:19 -0500433#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500434#undef CONFIG_MPC85XX_FEC
435
436#define TSEC1_PHY_ADDR 0
437#define TSEC2_PHY_ADDR 1
438#define TSEC3_PHY_ADDR 2
439#define TSEC4_PHY_ADDR 3
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500440
441#define TSEC1_PHYIDX 0
442#define TSEC2_PHYIDX 0
443#define TSEC3_PHYIDX 0
444#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500445#define TSEC1_FLAGS TSEC_GIGABIT
446#define TSEC2_FLAGS TSEC_GIGABIT
447#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
448#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500449
450/* Options are: eTSEC[0-3] */
451#define CONFIG_ETHPRIME "eTSEC0"
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500452#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500453#endif /* CONFIG_TSEC_ENET */
454
455/*
456 * Environment
457 */
458#define CFG_ENV_IS_IN_FLASH 1
459#define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
460#define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
461#define CFG_ENV_SIZE 0x2000
462
463#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
464#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
465
Jon Loeligere63319f2007-06-13 13:22:08 -0500466/*
Jon Loeligered26c742007-07-10 09:10:49 -0500467 * BOOTP options
468 */
469#define CONFIG_BOOTP_BOOTFILESIZE
470#define CONFIG_BOOTP_BOOTPATH
471#define CONFIG_BOOTP_GATEWAY
472#define CONFIG_BOOTP_HOSTNAME
473
474
475/*
Jon Loeligere63319f2007-06-13 13:22:08 -0500476 * Command line configuration.
477 */
478#include <config_cmd_default.h>
479
480#define CONFIG_CMD_PING
481#define CONFIG_CMD_I2C
482#define CONFIG_CMD_MII
Kumar Gala260fac32007-12-07 12:04:30 -0600483#define CONFIG_CMD_ELF
Jon Loeligere63319f2007-06-13 13:22:08 -0500484
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500485#if defined(CONFIG_PCI)
Jon Loeligere63319f2007-06-13 13:22:08 -0500486 #define CONFIG_CMD_PCI
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500487#endif
Jon Loeligere63319f2007-06-13 13:22:08 -0500488
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500489
490#undef CONFIG_WATCHDOG /* watchdog disabled */
491
492/*
493 * Miscellaneous configurable options
494 */
495#define CFG_LONGHELP /* undef to save memory */
Kumar Gala99da1d92007-11-29 10:34:28 -0600496#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500497#define CFG_LOAD_ADDR 0x2000000 /* default load address */
498#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligere63319f2007-06-13 13:22:08 -0500499#if defined(CONFIG_CMD_KGDB)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500500#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
501#else
502#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
503#endif
504#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
505#define CFG_MAXARGS 16 /* max number of command args */
506#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
507#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
508
509/*
510 * For booting Linux, the board info and command line data
511 * have to be in the first 8 MB of memory, since this is
512 * the maximum mapped by the Linux kernel during initialization.
513 */
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500514#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500515
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500516/*
517 * Internal Definitions
518 *
519 * Boot Flags
520 */
521#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
522#define BOOTFLAG_WARM 0x02 /* Software reboot */
523
Jon Loeligere63319f2007-06-13 13:22:08 -0500524#if defined(CONFIG_CMD_KGDB)
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500525#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
526#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
527#endif
528
529/*
530 * Environment Configuration
531 */
532
533/* The mac addresses for all ethernet interface */
534#if defined(CONFIG_TSEC_ENET)
Andy Fleming458c3892007-08-16 16:35:02 -0500535#define CONFIG_HAS_ETH0
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500536#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500537#define CONFIG_HAS_ETH1
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500538#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500539#define CONFIG_HAS_ETH2
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500540#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
Andy Fleming239e75f2006-09-13 10:34:18 -0500541#define CONFIG_HAS_ETH3
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500542#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500543#endif
544
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500545#define CONFIG_IPADDR 192.168.1.253
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500546
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500547#define CONFIG_HOSTNAME unknown
548#define CONFIG_ROOTPATH /nfsroot
549#define CONFIG_BOOTFILE 8548cds/uImage.uboot
550#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500551
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500552#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500553#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500554#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500555
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500556#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500557
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500558#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
559#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500560
561#define CONFIG_BAUDRATE 115200
562
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500563#define CONFIG_EXTRA_ENV_SETTINGS \
564 "netdev=eth0\0" \
565 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
566 "tftpflash=tftpboot $loadaddr $uboot; " \
567 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
568 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
569 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
570 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
571 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
572 "consoledev=ttyS1\0" \
573 "ramdiskaddr=2000000\0" \
Andy Fleming6e452622007-08-13 14:38:06 -0500574 "ramdiskfile=ramdisk.uboot\0" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500575 "fdtaddr=c00000\0" \
Kumar Gala99da1d92007-11-29 10:34:28 -0600576 "fdtfile=mpc8548cds.dtb\0"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500577
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500578#define CONFIG_NFSBOOTCOMMAND \
579 "setenv bootargs root=/dev/nfs rw " \
580 "nfsroot=$serverip:$rootpath " \
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500581 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500582 "console=$consoledev,$baudrate $othbootargs;" \
583 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500584 "tftp $fdtaddr $fdtfile;" \
585 "bootm $loadaddr - $fdtaddr"
Andy Fleming7243f972006-09-13 10:33:35 -0500586
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500587
588#define CONFIG_RAMBOOTCOMMAND \
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500589 "setenv bootargs root=/dev/ram rw " \
590 "console=$consoledev,$baudrate $othbootargs;" \
591 "tftp $ramdiskaddr $ramdiskfile;" \
592 "tftp $loadaddr $bootfile;" \
Ed Swarthoutf66cbc82007-08-21 09:38:59 -0500593 "tftp $fdtaddr $fdtfile;" \
594 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500595
Ed Swarthout95ae0a02007-07-27 01:50:52 -0500596#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
Jon Loeliger77a4f6e2005-07-25 14:05:07 -0500597
598#endif /* __CONFIG_H */