blob: 4384a48ec84944002c38fb00aaca658b8c962504 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Tom Warrenee554f82011-11-05 09:48:11 +00002/*
Allen Martin73e0f1b2013-03-16 18:58:06 +00003 * Copyright (c) 2010-2013 NVIDIA Corporation
Tom Warrenee554f82011-11-05 09:48:11 +00004 * With help from the mpc8xxx SPI driver
5 * With more help from omap3_spi SPI driver
Tom Warrenee554f82011-11-05 09:48:11 +00006 */
7
8#include <common.h>
Simon Glass1121b1b2014-10-13 23:42:13 -06009#include <dm.h>
10#include <errno.h>
Simon Glass0f2af882020-05-10 11:40:05 -060011#include <log.h>
Simon Glass495a5dc2019-11-14 12:57:30 -070012#include <time.h>
Tom Warrenee554f82011-11-05 09:48:11 +000013#include <asm/io.h>
14#include <asm/gpio.h>
Tom Warrenee554f82011-11-05 09:48:11 +000015#include <asm/arch/clock.h>
16#include <asm/arch/pinmux.h>
Tom Warrenab371962012-09-19 15:50:56 -070017#include <asm/arch-tegra/clk_rst.h>
Tom Warrenab371962012-09-19 15:50:56 -070018#include <spi.h>
Allen Martine7659522013-01-29 13:51:24 +000019#include <fdtdec.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060020#include <linux/bitops.h>
Simon Glassdbd79542020-05-10 11:40:11 -060021#include <linux/delay.h>
Simon Glass1121b1b2014-10-13 23:42:13 -060022#include "tegra_spi.h"
Allen Martine7659522013-01-29 13:51:24 +000023
24DECLARE_GLOBAL_DATA_PTR;
Tom Warrenee554f82011-11-05 09:48:11 +000025
Jagan Teki7f7ccf72015-10-23 01:39:06 +053026#define SPI_CMD_GO BIT(30)
Allen Martin8db241b2013-03-16 18:58:05 +000027#define SPI_CMD_ACTIVE_SCLK_SHIFT 26
28#define SPI_CMD_ACTIVE_SCLK_MASK (3 << SPI_CMD_ACTIVE_SCLK_SHIFT)
Jagan Teki7f7ccf72015-10-23 01:39:06 +053029#define SPI_CMD_CK_SDA BIT(21)
Allen Martin8db241b2013-03-16 18:58:05 +000030#define SPI_CMD_ACTIVE_SDA_SHIFT 18
31#define SPI_CMD_ACTIVE_SDA_MASK (3 << SPI_CMD_ACTIVE_SDA_SHIFT)
Jagan Teki7f7ccf72015-10-23 01:39:06 +053032#define SPI_CMD_CS_POL BIT(16)
33#define SPI_CMD_TXEN BIT(15)
34#define SPI_CMD_RXEN BIT(14)
35#define SPI_CMD_CS_VAL BIT(13)
36#define SPI_CMD_CS_SOFT BIT(12)
37#define SPI_CMD_CS_DELAY BIT(9)
38#define SPI_CMD_CS3_EN BIT(8)
39#define SPI_CMD_CS2_EN BIT(7)
40#define SPI_CMD_CS1_EN BIT(6)
41#define SPI_CMD_CS0_EN BIT(5)
42#define SPI_CMD_BIT_LENGTH BIT(4)
Jagan Teki54badcb2015-10-23 01:03:10 +053043#define SPI_CMD_BIT_LENGTH_MASK GENMASK(4, 0)
Allen Martin8db241b2013-03-16 18:58:05 +000044
Jagan Teki7f7ccf72015-10-23 01:39:06 +053045#define SPI_STAT_BSY BIT(31)
46#define SPI_STAT_RDY BIT(30)
47#define SPI_STAT_RXF_FLUSH BIT(29)
48#define SPI_STAT_TXF_FLUSH BIT(28)
49#define SPI_STAT_RXF_UNR BIT(27)
50#define SPI_STAT_TXF_OVF BIT(26)
51#define SPI_STAT_RXF_EMPTY BIT(25)
52#define SPI_STAT_RXF_FULL BIT(24)
53#define SPI_STAT_TXF_EMPTY BIT(23)
54#define SPI_STAT_TXF_FULL BIT(22)
55#define SPI_STAT_SEL_TXRX_N BIT(16)
56#define SPI_STAT_CUR_BLKCNT BIT(15)
Allen Martin8db241b2013-03-16 18:58:05 +000057
58#define SPI_TIMEOUT 1000
59#define TEGRA_SPI_MAX_FREQ 52000000
60
61struct spi_regs {
62 u32 command; /* SPI_COMMAND_0 register */
63 u32 status; /* SPI_STATUS_0 register */
64 u32 rx_cmp; /* SPI_RX_CMP_0 register */
65 u32 dma_ctl; /* SPI_DMA_CTL_0 register */
66 u32 tx_fifo; /* SPI_TX_FIFO_0 register */
67 u32 rsvd[3]; /* offsets 0x14 to 0x1F reserved */
68 u32 rx_fifo; /* SPI_RX_FIFO_0 register */
69};
70
Simon Glass1121b1b2014-10-13 23:42:13 -060071struct tegra20_sflash_priv {
Allen Martin8db241b2013-03-16 18:58:05 +000072 struct spi_regs *regs;
Tom Warrenee554f82011-11-05 09:48:11 +000073 unsigned int freq;
74 unsigned int mode;
Allen Martine7659522013-01-29 13:51:24 +000075 int periph_id;
Allen Martin73e0f1b2013-03-16 18:58:06 +000076 int valid;
Simon Glass1121b1b2014-10-13 23:42:13 -060077 int last_transaction_us;
Allen Martin73e0f1b2013-03-16 18:58:06 +000078};
79
Simon Glass1121b1b2014-10-13 23:42:13 -060080int tegra20_sflash_cs_info(struct udevice *bus, unsigned int cs,
81 struct spi_cs_info *info)
Tom Warrenee554f82011-11-05 09:48:11 +000082{
Allen Martin55d98a12012-08-31 08:30:00 +000083 /* Tegra20 SPI-Flash - only 1 device ('bus/cs') */
Simon Glass1121b1b2014-10-13 23:42:13 -060084 if (cs != 0)
Bin Mengf8586f62019-09-09 06:00:01 -070085 return -EINVAL;
Tom Warrenee554f82011-11-05 09:48:11 +000086 else
Simon Glass1121b1b2014-10-13 23:42:13 -060087 return 0;
Tom Warrenee554f82011-11-05 09:48:11 +000088}
89
Simon Glassaad29ae2020-12-03 16:55:21 -070090static int tegra20_sflash_of_to_plat(struct udevice *bus)
Tom Warrenee554f82011-11-05 09:48:11 +000091{
Simon Glass95588622020-12-22 19:30:28 -070092 struct tegra_spi_plat *plat = dev_get_plat(bus);
Simon Glass1121b1b2014-10-13 23:42:13 -060093 const void *blob = gd->fdt_blob;
Simon Glassdd79d6e2017-01-17 16:52:55 -070094 int node = dev_of_offset(bus);
Tom Warrenee554f82011-11-05 09:48:11 +000095
Masahiro Yamadaa89b4de2020-07-17 14:36:48 +090096 plat->base = dev_read_addr(bus);
Simon Glassc3f26502017-07-25 08:30:00 -060097 plat->periph_id = clock_decode_periph_id(bus);
Tom Warrenee554f82011-11-05 09:48:11 +000098
Simon Glass1121b1b2014-10-13 23:42:13 -060099 if (plat->periph_id == PERIPH_ID_NONE) {
100 debug("%s: could not decode periph id %d\n", __func__,
101 plat->periph_id);
102 return -FDT_ERR_NOTFOUND;
Tom Warrenee554f82011-11-05 09:48:11 +0000103 }
104
Simon Glass1121b1b2014-10-13 23:42:13 -0600105 /* Use 500KHz as a suitable default */
106 plat->frequency = fdtdec_get_int(blob, node, "spi-max-frequency",
107 500000);
108 plat->deactivate_delay_us = fdtdec_get_int(blob, node,
109 "spi-deactivate-delay", 0);
110 debug("%s: base=%#08lx, periph_id=%d, max-frequency=%d, deactivate_delay=%d\n",
111 __func__, plat->base, plat->periph_id, plat->frequency,
112 plat->deactivate_delay_us);
Allen Martin73e0f1b2013-03-16 18:58:06 +0000113
Simon Glass1121b1b2014-10-13 23:42:13 -0600114 return 0;
Tom Warrenee554f82011-11-05 09:48:11 +0000115}
116
Simon Glass1121b1b2014-10-13 23:42:13 -0600117static int tegra20_sflash_probe(struct udevice *bus)
Tom Warrenee554f82011-11-05 09:48:11 +0000118{
Simon Glassb75b15b2020-12-03 16:55:23 -0700119 struct tegra_spi_plat *plat = dev_get_plat(bus);
Simon Glass1121b1b2014-10-13 23:42:13 -0600120 struct tegra20_sflash_priv *priv = dev_get_priv(bus);
Tom Warrenee554f82011-11-05 09:48:11 +0000121
Simon Glass1121b1b2014-10-13 23:42:13 -0600122 priv->regs = (struct spi_regs *)plat->base;
Allen Martin73e0f1b2013-03-16 18:58:06 +0000123
Simon Glass1121b1b2014-10-13 23:42:13 -0600124 priv->last_transaction_us = timer_get_us();
125 priv->freq = plat->frequency;
126 priv->periph_id = plat->periph_id;
Allen Martin73e0f1b2013-03-16 18:58:06 +0000127
Stephen Warrenb68a9942016-08-18 10:53:33 -0600128 /* Change SPI clock to correct frequency, PLLP_OUT0 source */
129 clock_start_periph_pll(priv->periph_id, CLOCK_ID_PERIPH,
130 priv->freq);
131
Simon Glass1121b1b2014-10-13 23:42:13 -0600132 return 0;
Tom Warrenee554f82011-11-05 09:48:11 +0000133}
134
Simon Glass5c74fba2015-04-19 09:05:40 -0600135static int tegra20_sflash_claim_bus(struct udevice *dev)
Tom Warrenee554f82011-11-05 09:48:11 +0000136{
Simon Glass5c74fba2015-04-19 09:05:40 -0600137 struct udevice *bus = dev->parent;
Simon Glass1121b1b2014-10-13 23:42:13 -0600138 struct tegra20_sflash_priv *priv = dev_get_priv(bus);
139 struct spi_regs *regs = priv->regs;
Tom Warrenee554f82011-11-05 09:48:11 +0000140 u32 reg;
141
142 /* Change SPI clock to correct frequency, PLLP_OUT0 source */
Simon Glass1121b1b2014-10-13 23:42:13 -0600143 clock_start_periph_pll(priv->periph_id, CLOCK_ID_PERIPH,
144 priv->freq);
Tom Warrenee554f82011-11-05 09:48:11 +0000145
146 /* Clear stale status here */
147 reg = SPI_STAT_RDY | SPI_STAT_RXF_FLUSH | SPI_STAT_TXF_FLUSH | \
148 SPI_STAT_RXF_UNR | SPI_STAT_TXF_OVF;
149 writel(reg, &regs->status);
Allen Martinb98691c2013-03-16 18:58:07 +0000150 debug("%s: STATUS = %08x\n", __func__, readl(&regs->status));
Tom Warrenee554f82011-11-05 09:48:11 +0000151
152 /*
153 * Use sw-controlled CS, so we can clock in data after ReadID, etc.
154 */
Simon Glass1121b1b2014-10-13 23:42:13 -0600155 reg = (priv->mode & 1) << SPI_CMD_ACTIVE_SDA_SHIFT;
156 if (priv->mode & 2)
Tom Warrenee554f82011-11-05 09:48:11 +0000157 reg |= 1 << SPI_CMD_ACTIVE_SCLK_SHIFT;
158 clrsetbits_le32(&regs->command, SPI_CMD_ACTIVE_SCLK_MASK |
159 SPI_CMD_ACTIVE_SDA_MASK, SPI_CMD_CS_SOFT | reg);
Allen Martinb98691c2013-03-16 18:58:07 +0000160 debug("%s: COMMAND = %08x\n", __func__, readl(&regs->command));
Tom Warrenee554f82011-11-05 09:48:11 +0000161
162 /*
Allen Martin55d98a12012-08-31 08:30:00 +0000163 * SPI pins on Tegra20 are muxed - change pinmux later due to UART
Tom Warrenee554f82011-11-05 09:48:11 +0000164 * issue.
165 */
Stephen Warrenf27f4e82014-03-21 12:28:58 -0600166 pinmux_set_func(PMUX_PINGRP_GMD, PMUX_FUNC_SFLASH);
167 pinmux_tristate_disable(PMUX_PINGRP_LSPI);
168 pinmux_set_func(PMUX_PINGRP_GMC, PMUX_FUNC_SFLASH);
Simon Glass34bad072011-11-05 04:46:50 +0000169
Tom Warrenee554f82011-11-05 09:48:11 +0000170 return 0;
171}
172
Simon Glass1121b1b2014-10-13 23:42:13 -0600173static void spi_cs_activate(struct udevice *dev)
Tom Warrenee554f82011-11-05 09:48:11 +0000174{
Simon Glass1121b1b2014-10-13 23:42:13 -0600175 struct udevice *bus = dev->parent;
Simon Glassb75b15b2020-12-03 16:55:23 -0700176 struct tegra_spi_plat *pdata = dev_get_plat(bus);
Simon Glass1121b1b2014-10-13 23:42:13 -0600177 struct tegra20_sflash_priv *priv = dev_get_priv(bus);
178
179 /* If it's too soon to do another transaction, wait */
180 if (pdata->deactivate_delay_us &&
181 priv->last_transaction_us) {
182 ulong delay_us; /* The delay completed so far */
183 delay_us = timer_get_us() - priv->last_transaction_us;
184 if (delay_us < pdata->deactivate_delay_us)
185 udelay(pdata->deactivate_delay_us - delay_us);
186 }
Tom Warrenee554f82011-11-05 09:48:11 +0000187
Tom Warrenee554f82011-11-05 09:48:11 +0000188 /* CS is negated on Tegra, so drive a 1 to get a 0 */
Simon Glass1121b1b2014-10-13 23:42:13 -0600189 setbits_le32(&priv->regs->command, SPI_CMD_CS_VAL);
Tom Warrenee554f82011-11-05 09:48:11 +0000190}
191
Simon Glass1121b1b2014-10-13 23:42:13 -0600192static void spi_cs_deactivate(struct udevice *dev)
Tom Warrenee554f82011-11-05 09:48:11 +0000193{
Simon Glass1121b1b2014-10-13 23:42:13 -0600194 struct udevice *bus = dev->parent;
Simon Glassb75b15b2020-12-03 16:55:23 -0700195 struct tegra_spi_plat *pdata = dev_get_plat(bus);
Simon Glass1121b1b2014-10-13 23:42:13 -0600196 struct tegra20_sflash_priv *priv = dev_get_priv(bus);
Tom Warrenee554f82011-11-05 09:48:11 +0000197
198 /* CS is negated on Tegra, so drive a 0 to get a 1 */
Simon Glass1121b1b2014-10-13 23:42:13 -0600199 clrbits_le32(&priv->regs->command, SPI_CMD_CS_VAL);
200
201 /* Remember time of this transaction so we can honour the bus delay */
202 if (pdata->deactivate_delay_us)
203 priv->last_transaction_us = timer_get_us();
Tom Warrenee554f82011-11-05 09:48:11 +0000204}
205
Simon Glass1121b1b2014-10-13 23:42:13 -0600206static int tegra20_sflash_xfer(struct udevice *dev, unsigned int bitlen,
207 const void *data_out, void *data_in,
208 unsigned long flags)
Tom Warrenee554f82011-11-05 09:48:11 +0000209{
Simon Glass1121b1b2014-10-13 23:42:13 -0600210 struct udevice *bus = dev->parent;
211 struct tegra20_sflash_priv *priv = dev_get_priv(bus);
212 struct spi_regs *regs = priv->regs;
Tom Warrenee554f82011-11-05 09:48:11 +0000213 u32 reg, tmpdout, tmpdin = 0;
214 const u8 *dout = data_out;
215 u8 *din = data_in;
216 int num_bytes;
217 int ret;
218
Simon Glass1121b1b2014-10-13 23:42:13 -0600219 debug("%s: slave %u:%u dout %p din %p bitlen %u\n",
Simon Glass75e534b2020-12-16 21:20:07 -0700220 __func__, dev_seq(bus), spi_chip_select(dev), dout, din, bitlen);
Tom Warrenee554f82011-11-05 09:48:11 +0000221 if (bitlen % 8)
222 return -1;
223 num_bytes = bitlen / 8;
224
225 ret = 0;
226
227 reg = readl(&regs->status);
228 writel(reg, &regs->status); /* Clear all SPI events via R/W */
229 debug("spi_xfer entry: STATUS = %08x\n", reg);
230
231 reg = readl(&regs->command);
232 reg |= SPI_CMD_TXEN | SPI_CMD_RXEN;
233 writel(reg, &regs->command);
234 debug("spi_xfer: COMMAND = %08x\n", readl(&regs->command));
235
236 if (flags & SPI_XFER_BEGIN)
Simon Glass1121b1b2014-10-13 23:42:13 -0600237 spi_cs_activate(dev);
Tom Warrenee554f82011-11-05 09:48:11 +0000238
239 /* handle data in 32-bit chunks */
240 while (num_bytes > 0) {
241 int bytes;
242 int is_read = 0;
243 int tm, i;
244
245 tmpdout = 0;
246 bytes = (num_bytes > 4) ? 4 : num_bytes;
247
248 if (dout != NULL) {
249 for (i = 0; i < bytes; ++i)
250 tmpdout = (tmpdout << 8) | dout[i];
251 }
252
253 num_bytes -= bytes;
254 if (dout)
255 dout += bytes;
256
257 clrsetbits_le32(&regs->command, SPI_CMD_BIT_LENGTH_MASK,
258 bytes * 8 - 1);
259 writel(tmpdout, &regs->tx_fifo);
260 setbits_le32(&regs->command, SPI_CMD_GO);
261
262 /*
263 * Wait for SPI transmit FIFO to empty, or to time out.
264 * The RX FIFO status will be read and cleared last
265 */
266 for (tm = 0, is_read = 0; tm < SPI_TIMEOUT; ++tm) {
267 u32 status;
268
269 status = readl(&regs->status);
270
271 /* We can exit when we've had both RX and TX activity */
272 if (is_read && (status & SPI_STAT_TXF_EMPTY))
273 break;
274
275 if ((status & (SPI_STAT_BSY | SPI_STAT_RDY)) !=
276 SPI_STAT_RDY)
277 tm++;
278
279 else if (!(status & SPI_STAT_RXF_EMPTY)) {
280 tmpdin = readl(&regs->rx_fifo);
281 is_read = 1;
282
283 /* swap bytes read in */
284 if (din != NULL) {
285 for (i = bytes - 1; i >= 0; --i) {
286 din[i] = tmpdin & 0xff;
287 tmpdin >>= 8;
288 }
289 din += bytes;
290 }
291 }
292 }
293
294 if (tm >= SPI_TIMEOUT)
295 ret = tm;
296
297 /* clear ACK RDY, etc. bits */
298 writel(readl(&regs->status), &regs->status);
299 }
300
301 if (flags & SPI_XFER_END)
Simon Glass1121b1b2014-10-13 23:42:13 -0600302 spi_cs_deactivate(dev);
Tom Warrenee554f82011-11-05 09:48:11 +0000303
304 debug("spi_xfer: transfer ended. Value=%08x, status = %08x\n",
305 tmpdin, readl(&regs->status));
306
307 if (ret) {
308 printf("spi_xfer: timeout during SPI transfer, tm %d\n", ret);
309 return -1;
310 }
311
312 return 0;
313}
Simon Glass1121b1b2014-10-13 23:42:13 -0600314
315static int tegra20_sflash_set_speed(struct udevice *bus, uint speed)
316{
Simon Glass95588622020-12-22 19:30:28 -0700317 struct tegra_spi_plat *plat = dev_get_plat(bus);
Simon Glass1121b1b2014-10-13 23:42:13 -0600318 struct tegra20_sflash_priv *priv = dev_get_priv(bus);
319
320 if (speed > plat->frequency)
321 speed = plat->frequency;
322 priv->freq = speed;
323 debug("%s: regs=%p, speed=%d\n", __func__, priv->regs, priv->freq);
324
325 return 0;
326}
327
328static int tegra20_sflash_set_mode(struct udevice *bus, uint mode)
329{
330 struct tegra20_sflash_priv *priv = dev_get_priv(bus);
331
332 priv->mode = mode;
333 debug("%s: regs=%p, mode=%d\n", __func__, priv->regs, priv->mode);
334
335 return 0;
336}
337
338static const struct dm_spi_ops tegra20_sflash_ops = {
339 .claim_bus = tegra20_sflash_claim_bus,
340 .xfer = tegra20_sflash_xfer,
341 .set_speed = tegra20_sflash_set_speed,
342 .set_mode = tegra20_sflash_set_mode,
343 .cs_info = tegra20_sflash_cs_info,
344};
345
346static const struct udevice_id tegra20_sflash_ids[] = {
347 { .compatible = "nvidia,tegra20-sflash" },
348 { }
349};
350
351U_BOOT_DRIVER(tegra20_sflash) = {
352 .name = "tegra20_sflash",
353 .id = UCLASS_SPI,
354 .of_match = tegra20_sflash_ids,
355 .ops = &tegra20_sflash_ops,
Simon Glassaad29ae2020-12-03 16:55:21 -0700356 .of_to_plat = tegra20_sflash_of_to_plat,
Simon Glassb75b15b2020-12-03 16:55:23 -0700357 .plat_auto = sizeof(struct tegra_spi_plat),
Simon Glass8a2b47f2020-12-03 16:55:17 -0700358 .priv_auto = sizeof(struct tegra20_sflash_priv),
Simon Glass1121b1b2014-10-13 23:42:13 -0600359 .probe = tegra20_sflash_probe,
360};