blob: 6067acd4fad802befe23d0226b58a464916dcd17 [file] [log] [blame]
Kumar Galae1c09492010-07-15 16:49:03 -05001/*
ramneek mehresh3d339632012-04-18 19:39:53 +00002 * Copyright 2009-2012 Freescale Semiconductor, Inc.
Kumar Galae1c09492010-07-15 16:49:03 -05003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Galae1c09492010-07-15 16:49:03 -05005 */
6
7/*
8 * Corenet DS style board configuration file
9 */
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13#include "../board/freescale/common/ics307_clk.h"
14
Shaohui Xie25a2b392011-03-16 10:10:32 +080015#ifdef CONFIG_RAMBOOT_PBL
Aneesh Bansale0f50152015-06-16 10:36:00 +053016#ifdef CONFIG_SECURE_BOOT
Shaohui Xie25a2b392011-03-16 10:10:32 +080017#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
18#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Aneesh Bansale0f50152015-06-16 10:36:00 +053019#ifdef CONFIG_NAND
20#define CONFIG_RAMBOOT_NAND
21#endif
Aneesh Bansalb69061d2015-06-16 10:36:43 +053022#define CONFIG_BOOTSCRIPT_COPY_RAM
Aneesh Bansale0f50152015-06-16 10:36:00 +053023#else
24#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
25#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090026#define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
York Sun80d89912016-11-18 11:22:17 -080027#if defined(CONFIG_TARGET_P3041DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090028#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p3041ds.cfg
York Sund1bb6022016-11-18 11:26:09 -080029#elif defined(CONFIG_TARGET_P4080DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090030#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p4080ds.cfg
York Sun14bd0742016-11-18 11:32:46 -080031#elif defined(CONFIG_TARGET_P5020DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090032#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5020ds.cfg
York Suncc85e252016-11-18 11:40:51 -080033#elif defined(CONFIG_TARGET_P5040DS)
Masahiro Yamada8c2c7ec2014-03-11 11:05:16 +090034#define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p5040ds.cfg
Shaohui Xieea65fd82012-08-10 02:49:35 +000035#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080036#endif
Aneesh Bansale0f50152015-06-16 10:36:00 +053037#endif
Shaohui Xie25a2b392011-03-16 10:10:32 +080038
Liu Gangb4611ee2012-08-09 05:10:03 +000039#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
Liu Gang1e084582012-03-08 00:33:18 +000040/* Set 1M boot space */
Liu Gangb4611ee2012-08-09 05:10:03 +000041#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
42#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
43 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +000044#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Liu Gang1e084582012-03-08 00:33:18 +000045#endif
46
Kumar Galae1c09492010-07-15 16:49:03 -050047/* High Level Configuration Options */
Kumar Galae1c09492010-07-15 16:49:03 -050048#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Kumar Galae1c09492010-07-15 16:49:03 -050049#define CONFIG_MP /* support multiple processors */
50
Kumar Galae727a362011-01-12 02:48:53 -060051#ifndef CONFIG_RESET_VECTOR_ADDRESS
52#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
53#endif
54
Kumar Galae1c09492010-07-15 16:49:03 -050055#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080056#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040057#define CONFIG_PCIE1 /* PCIE controller 1 */
58#define CONFIG_PCIE2 /* PCIE controller 2 */
Kumar Galae1c09492010-07-15 16:49:03 -050059#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
60#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
Kumar Galae1c09492010-07-15 16:49:03 -050061
Kumar Galae1c09492010-07-15 16:49:03 -050062#define CONFIG_ENV_OVERWRITE
63
Masahiro Yamada8cea9b52017-02-11 22:43:54 +090064#ifndef CONFIG_MTD_NOR_FLASH
Kumar Galae1c09492010-07-15 16:49:03 -050065#else
Kumar Galae1c09492010-07-15 16:49:03 -050066#define CONFIG_FLASH_CFI_DRIVER
67#define CONFIG_SYS_FLASH_CFI
York Sun7b1559d2011-06-30 11:00:56 -070068#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Shaohui Xiec6083892011-05-12 18:46:40 +080069#endif
70
71#if defined(CONFIG_SPIFLASH)
72#define CONFIG_SYS_EXTRA_ENV_RELOC
Shaohui Xiec6083892011-05-12 18:46:40 +080073#define CONFIG_ENV_SPI_BUS 0
74#define CONFIG_ENV_SPI_CS 0
75#define CONFIG_ENV_SPI_MAX_HZ 10000000
76#define CONFIG_ENV_SPI_MODE 0
77#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
78#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
79#define CONFIG_ENV_SECT_SIZE 0x10000
80#elif defined(CONFIG_SDCARD)
81#define CONFIG_SYS_EXTRA_ENV_RELOC
Fabio Estevamae8c45e2012-01-11 09:20:50 +000082#define CONFIG_FSL_FIXED_MMC_LOCATION
Shaohui Xiec6083892011-05-12 18:46:40 +080083#define CONFIG_SYS_MMC_ENV_DEV 0
84#define CONFIG_ENV_SIZE 0x2000
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053085#define CONFIG_ENV_OFFSET (512 * 1658)
Shaohui Xiee04e16b2011-05-09 16:53:51 +080086#elif defined(CONFIG_NAND)
87#define CONFIG_SYS_EXTRA_ENV_RELOC
Shaohui Xiee04e16b2011-05-09 16:53:51 +080088#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +053089#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +000090#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang85bcd732012-03-08 00:33:20 +000091#define CONFIG_ENV_ADDR 0xffe20000
92#define CONFIG_ENV_SIZE 0x2000
Liu Gang170fae22012-03-08 00:33:15 +000093#elif defined(CONFIG_ENV_IS_NOWHERE)
94#define CONFIG_ENV_SIZE 0x2000
Shaohui Xiec6083892011-05-12 18:46:40 +080095#else
Shaohui Xie25a2b392011-03-16 10:10:32 +080096#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Shaohui Xiec6083892011-05-12 18:46:40 +080097#define CONFIG_ENV_SIZE 0x2000
98#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Kumar Galae1c09492010-07-15 16:49:03 -050099#endif
100
101#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
Kumar Galae1c09492010-07-15 16:49:03 -0500102
103/*
104 * These can be toggled for performance analysis, otherwise use default.
105 */
106#define CONFIG_SYS_CACHE_STASHING
107#define CONFIG_BACKSIDE_L2_CACHE
108#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
109#define CONFIG_BTB /* toggle branch predition */
York Sun147fde12011-01-10 12:02:58 +0000110#define CONFIG_DDR_ECC
Kumar Galae1c09492010-07-15 16:49:03 -0500111#ifdef CONFIG_DDR_ECC
112#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
113#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
114#endif
115
116#define CONFIG_ENABLE_36BIT_PHYS
117
118#ifdef CONFIG_PHYS_64BIT
119#define CONFIG_ADDR_MAP
120#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
121#endif
122
York Sun18acc8b2010-09-28 15:20:36 -0700123#define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
Kumar Galae1c09492010-07-15 16:49:03 -0500124#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
125#define CONFIG_SYS_MEMTEST_END 0x00400000
126#define CONFIG_SYS_ALT_MEMTEST
Kumar Galae1c09492010-07-15 16:49:03 -0500127
128/*
Shaohui Xie25a2b392011-03-16 10:10:32 +0800129 * Config the L3 Cache as L3 SRAM
130 */
131#define CONFIG_SYS_INIT_L3_ADDR CONFIG_RAMBOOT_TEXT_BASE
132#ifdef CONFIG_PHYS_64BIT
133#define CONFIG_SYS_INIT_L3_ADDR_PHYS (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
134#else
135#define CONFIG_SYS_INIT_L3_ADDR_PHYS CONFIG_SYS_INIT_L3_ADDR
136#endif
137#define CONFIG_SYS_L3_SIZE (1024 << 10)
138#define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
139
Kumar Galae1c09492010-07-15 16:49:03 -0500140#ifdef CONFIG_PHYS_64BIT
141#define CONFIG_SYS_DCSRBAR 0xf0000000
142#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
143#endif
144
145/* EEPROM */
146#define CONFIG_ID_EEPROM
147#define CONFIG_SYS_I2C_EEPROM_NXID
148#define CONFIG_SYS_EEPROM_BUS_NUM 0
149#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
150#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
151
152/*
153 * DDR Setup
154 */
155#define CONFIG_VERY_BIG_RAM
156#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
157#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
158
159#define CONFIG_DIMM_SLOTS_PER_CTLR 1
york0b2bb6d2010-07-02 22:25:59 +0000160#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
Kumar Galae1c09492010-07-15 16:49:03 -0500161
162#define CONFIG_DDR_SPD
Kumar Galae1c09492010-07-15 16:49:03 -0500163
Kumar Galae1c09492010-07-15 16:49:03 -0500164#define CONFIG_SYS_SPD_BUS_NUM 1
165#define SPD_EEPROM_ADDRESS1 0x51
166#define SPD_EEPROM_ADDRESS2 0x52
Kumar Galae38209e2011-02-09 02:00:08 +0000167#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
York Sun269c7eb2010-10-18 13:46:49 -0700168#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Kumar Galae1c09492010-07-15 16:49:03 -0500169
170/*
171 * Local Bus Definitions
172 */
173
174/* Set the local bus clock 1/8 of platform clock */
175#define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
176
177#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* Start of PromJet */
178#ifdef CONFIG_PHYS_64BIT
179#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
180#else
181#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
182#endif
183
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800184#define CONFIG_SYS_FLASH_BR_PRELIM \
Timur Tabib56570c2012-07-06 07:39:26 +0000185 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800186 | BR_PS_16 | BR_V)
187#define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
Kumar Galae1c09492010-07-15 16:49:03 -0500188 | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
189
190#define CONFIG_SYS_BR1_PRELIM \
191 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
192#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
193
Kumar Galae1c09492010-07-15 16:49:03 -0500194#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
195#ifdef CONFIG_PHYS_64BIT
196#define PIXIS_BASE_PHYS 0xfffdf0000ull
197#else
198#define PIXIS_BASE_PHYS PIXIS_BASE
199#endif
200
201#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
202#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
203
204#define PIXIS_LBMAP_SWITCH 7
205#define PIXIS_LBMAP_MASK 0xf0
206#define PIXIS_LBMAP_SHIFT 4
207#define PIXIS_LBMAP_ALTBANK 0x40
208
209#define CONFIG_SYS_FLASH_QUIET_TEST
210#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
211
212#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
213#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
214#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
215#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
216
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200217#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kumar Galae1c09492010-07-15 16:49:03 -0500218
Shaohui Xie25a2b392011-03-16 10:10:32 +0800219#if defined(CONFIG_RAMBOOT_PBL)
220#define CONFIG_SYS_RAMBOOT
221#endif
222
Kumar Galae38209e2011-02-09 02:00:08 +0000223/* Nand Flash */
Kumar Galae38209e2011-02-09 02:00:08 +0000224#ifdef CONFIG_NAND_FSL_ELBC
225#define CONFIG_SYS_NAND_BASE 0xffa00000
226#ifdef CONFIG_PHYS_64BIT
227#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
228#else
229#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
230#endif
231
232#define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
233#define CONFIG_SYS_MAX_NAND_DEVICE 1
Kumar Galae38209e2011-02-09 02:00:08 +0000234#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
235
236/* NAND flash config */
237#define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
238 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
239 | BR_PS_8 /* Port Size = 8 bit */ \
240 | BR_MS_FCM /* MSEL = FCM */ \
241 | BR_V) /* valid */
242#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
243 | OR_FCM_PGS /* Large Page*/ \
244 | OR_FCM_CSCT \
245 | OR_FCM_CST \
246 | OR_FCM_CHT \
247 | OR_FCM_SCY_1 \
248 | OR_FCM_TRLX \
249 | OR_FCM_EHTR)
250
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800251#ifdef CONFIG_NAND
252#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
253#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
254#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
255#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
256#else
257#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
258#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
259#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
260#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
261#endif
Shaohui Xiee04e16b2011-05-09 16:53:51 +0800262#else
263#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
264#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
Kumar Galad0af3b92011-08-31 09:50:13 -0500265#endif /* CONFIG_NAND_FSL_ELBC */
Kumar Galae38209e2011-02-09 02:00:08 +0000266
Kumar Galae1c09492010-07-15 16:49:03 -0500267#define CONFIG_SYS_FLASH_EMPTY_INFO
268#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
269#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
270
Kumar Galae1c09492010-07-15 16:49:03 -0500271#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
272#define CONFIG_MISC_INIT_R
273
274#define CONFIG_HWCONFIG
275
276/* define to use L1 as initial stack */
277#define CONFIG_L1_INIT_RAM
278#define CONFIG_SYS_INIT_RAM_LOCK
279#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
280#ifdef CONFIG_PHYS_64BIT
281#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
282#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
283/* The assembler doesn't like typecast */
284#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
285 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
286 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
287#else
288#define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
289#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
290#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
291#endif
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200292#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Galae1c09492010-07-15 16:49:03 -0500293
Wolfgang Denk0191e472010-10-26 14:34:52 +0200294#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kumar Galae1c09492010-07-15 16:49:03 -0500295#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
296
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530297#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Kumar Galae1c09492010-07-15 16:49:03 -0500298#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
299
300/* Serial Port - controlled on board with jumper J8
301 * open - index 2
302 * shorted - index 1
303 */
304#define CONFIG_CONS_INDEX 1
Kumar Galae1c09492010-07-15 16:49:03 -0500305#define CONFIG_SYS_NS16550_SERIAL
306#define CONFIG_SYS_NS16550_REG_SIZE 1
307#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
308
309#define CONFIG_SYS_BAUDRATE_TABLE \
310 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
311
312#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
313#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
314#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
315#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
316
Kumar Galae1c09492010-07-15 16:49:03 -0500317/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200318#define CONFIG_SYS_I2C
319#define CONFIG_SYS_I2C_FSL
320#define CONFIG_SYS_FSL_I2C_SPEED 400000
321#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
322#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
323#define CONFIG_SYS_FSL_I2C2_SPEED 400000
324#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
325#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
Kumar Galae1c09492010-07-15 16:49:03 -0500326
327/*
328 * RapidIO
329 */
Kumar Gala8975d7a2010-12-30 12:09:53 -0600330#define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500331#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600332#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500333#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600334#define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500335#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600336#define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500337
Kumar Gala8975d7a2010-12-30 12:09:53 -0600338#define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500339#ifdef CONFIG_PHYS_64BIT
Kumar Gala8975d7a2010-12-30 12:09:53 -0600340#define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
Kumar Galae1c09492010-07-15 16:49:03 -0500341#else
Kumar Gala8975d7a2010-12-30 12:09:53 -0600342#define CONFIG_SYS_SRIO2_MEM_PHYS 0xb0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500343#endif
Kumar Gala8975d7a2010-12-30 12:09:53 -0600344#define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
Kumar Galae1c09492010-07-15 16:49:03 -0500345
346/*
Liu Gang4cc85322012-03-08 00:33:17 +0000347 * for slave u-boot IMAGE instored in master memory space,
348 * PHYS must be aligned based on the SIZE
349 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800350#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
351#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
352#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
353#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
Liu Gang85bcd732012-03-08 00:33:20 +0000354/*
Liu Gangd7b17a92012-08-09 05:09:59 +0000355 * for slave UCODE and ENV instored in master memory space,
Liu Gang85bcd732012-03-08 00:33:20 +0000356 * PHYS must be aligned based on the SIZE
357 */
Liu Gang416dbfe2014-05-15 14:30:34 +0800358#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
Liu Gang99e0c292012-08-09 05:10:02 +0000359#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
360#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
Liu Gangd7b17a92012-08-09 05:09:59 +0000361
Liu Gangf420aa92012-03-08 00:33:21 +0000362/* slave core release by master*/
Liu Gang99e0c292012-08-09 05:10:02 +0000363#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
364#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
Liu Gang4cc85322012-03-08 00:33:17 +0000365
366/*
Liu Gangb4611ee2012-08-09 05:10:03 +0000367 * SRIO_PCIE_BOOT - SLAVE
Liu Gang1e084582012-03-08 00:33:18 +0000368 */
Liu Gangb4611ee2012-08-09 05:10:03 +0000369#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
370#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
371#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
372 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
Liu Gang1e084582012-03-08 00:33:18 +0000373#endif
374
375/*
Shaohui Xie58649792011-05-12 18:46:14 +0800376 * eSPI - Enhanced SPI
377 */
Shaohui Xie58649792011-05-12 18:46:14 +0800378#define CONFIG_SF_DEFAULT_SPEED 10000000
379#define CONFIG_SF_DEFAULT_MODE 0
380
381/*
Kumar Galae1c09492010-07-15 16:49:03 -0500382 * General PCI
383 * Memory space is mapped 1-1, but I/O space must start from 0.
384 */
385
386/* controller 1, direct to uli, tgtid 3, Base address 20000 */
387#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
388#ifdef CONFIG_PHYS_64BIT
389#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
390#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
391#else
392#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
393#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
394#endif
395#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
396#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
397#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
398#ifdef CONFIG_PHYS_64BIT
399#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
400#else
401#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
402#endif
403#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
404
405/* controller 2, Slot 2, tgtid 2, Base address 201000 */
406#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
407#ifdef CONFIG_PHYS_64BIT
408#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
409#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
410#else
411#define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
412#define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
413#endif
414#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
415#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
416#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
417#ifdef CONFIG_PHYS_64BIT
418#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
419#else
420#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
421#endif
422#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
423
424/* controller 3, Slot 1, tgtid 1, Base address 202000 */
Trübenbach, Ralfd8ec2c02011-04-20 13:04:47 +0000425#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Kumar Galae1c09492010-07-15 16:49:03 -0500426#ifdef CONFIG_PHYS_64BIT
427#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
428#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
429#else
430#define CONFIG_SYS_PCIE3_MEM_BUS 0xc0000000
431#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc0000000
432#endif
433#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
434#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
435#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
436#ifdef CONFIG_PHYS_64BIT
437#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
438#else
439#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
440#endif
441#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
442
Kumar Gala67a6dfe2010-07-09 09:12:18 -0500443/* controller 4, Base address 203000 */
444#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
445#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
446#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
447#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
448#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
449#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
450
Kumar Galae1c09492010-07-15 16:49:03 -0500451/* Qman/Bman */
452#define CONFIG_SYS_BMAN_NUM_PORTALS 10
453#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
454#ifdef CONFIG_PHYS_64BIT
455#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
456#else
457#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
458#endif
459#define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500460#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
461#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
462#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
463#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
464#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
465 CONFIG_SYS_BMAN_CENA_SIZE)
466#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
467#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500468#define CONFIG_SYS_QMAN_NUM_PORTALS 10
469#define CONFIG_SYS_QMAN_MEM_BASE 0xf4200000
470#ifdef CONFIG_PHYS_64BIT
471#define CONFIG_SYS_QMAN_MEM_PHYS 0xff4200000ull
472#else
473#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
474#endif
475#define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500476#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
477#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
478#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
479#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
480#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
481 CONFIG_SYS_QMAN_CENA_SIZE)
482#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
483#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Kumar Galae1c09492010-07-15 16:49:03 -0500484
485#define CONFIG_SYS_DPAA_FMAN
486#define CONFIG_SYS_DPAA_PME
487/* Default address of microcode for the Linux Fman driver */
Timur Tabibb763662011-05-03 13:35:11 -0500488#if defined(CONFIG_SPIFLASH)
489/*
490 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
491 * env, so we got 0x110000.
492 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600493#define CONFIG_SYS_QE_FW_IN_SPIFLASH
Zhao Qiang83a90842014-03-21 16:21:44 +0800494#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
Timur Tabibb763662011-05-03 13:35:11 -0500495#elif defined(CONFIG_SDCARD)
496/*
497 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Prabhakar Kushwahaf2036562014-01-14 11:34:26 +0530498 * about 825KB (1650 blocks), Env is stored after the image, and the env size is
499 * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
Timur Tabibb763662011-05-03 13:35:11 -0500500 */
Timur Tabi275f4bb2011-11-22 09:21:25 -0600501#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
Zhao Qiang83a90842014-03-21 16:21:44 +0800502#define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
Timur Tabibb763662011-05-03 13:35:11 -0500503#elif defined(CONFIG_NAND)
Timur Tabi275f4bb2011-11-22 09:21:25 -0600504#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Zhao Qiang83a90842014-03-21 16:21:44 +0800505#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
Liu Gangb4611ee2012-08-09 05:10:03 +0000506#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
Liu Gang1e084582012-03-08 00:33:18 +0000507/*
508 * Slave has no ucode locally, it can fetch this from remote. When implementing
509 * in two corenet boards, slave's ucode could be stored in master's memory
510 * space, the address can be mapped from slave TLB->slave LAW->
Liu Gangb4611ee2012-08-09 05:10:03 +0000511 * slave SRIO or PCIE outbound window->master inbound window->
512 * master LAW->the ucode address in master's memory space.
Liu Gang1e084582012-03-08 00:33:18 +0000513 */
514#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
Zhao Qiang83a90842014-03-21 16:21:44 +0800515#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
Kumar Galae1c09492010-07-15 16:49:03 -0500516#else
Timur Tabi275f4bb2011-11-22 09:21:25 -0600517#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiang83a90842014-03-21 16:21:44 +0800518#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
Kumar Galae1c09492010-07-15 16:49:03 -0500519#endif
Timur Tabi275f4bb2011-11-22 09:21:25 -0600520#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
521#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
Kumar Galae1c09492010-07-15 16:49:03 -0500522
523#ifdef CONFIG_SYS_DPAA_FMAN
524#define CONFIG_FMAN_ENET
Andy Fleming79ce05b2010-10-20 15:35:16 -0500525#define CONFIG_PHYLIB_10G
526#define CONFIG_PHY_VITESSE
527#define CONFIG_PHY_TERANETICS
Kumar Galae1c09492010-07-15 16:49:03 -0500528#endif
529
530#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000531#define CONFIG_PCI_INDIRECT_BRIDGE
Kumar Galae1c09492010-07-15 16:49:03 -0500532
Kumar Galae1c09492010-07-15 16:49:03 -0500533#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Kumar Galae1c09492010-07-15 16:49:03 -0500534#endif /* CONFIG_PCI */
535
536/* SATA */
537#ifdef CONFIG_FSL_SATA_V2
Kumar Galae1c09492010-07-15 16:49:03 -0500538#define CONFIG_SYS_SATA_MAX_DEVICE 2
539#define CONFIG_SATA1
540#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
541#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
542#define CONFIG_SATA2
543#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
544#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
545
546#define CONFIG_LBA48
Kumar Galae1c09492010-07-15 16:49:03 -0500547#endif
548
549#ifdef CONFIG_FMAN_ENET
550#define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1c
551#define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x1d
552#define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR 0x1e
553#define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR 0x1f
554#define CONFIG_SYS_FM1_10GEC1_PHY_ADDR 4
555
Kumar Galae1c09492010-07-15 16:49:03 -0500556#define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR 0x1c
557#define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR 0x1d
558#define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR 0x1e
559#define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR 0x1f
560#define CONFIG_SYS_FM2_10GEC1_PHY_ADDR 0
Kumar Galae1c09492010-07-15 16:49:03 -0500561
562#define CONFIG_SYS_TBIPA_VALUE 8
563#define CONFIG_MII /* MII PHY management */
564#define CONFIG_ETHPRIME "FM1@DTSEC1"
Kumar Galae1c09492010-07-15 16:49:03 -0500565#endif
566
567/*
568 * Environment
569 */
Kumar Galae1c09492010-07-15 16:49:03 -0500570#define CONFIG_LOADS_ECHO /* echo on for serial download */
571#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
572
573/*
Kumar Galae1c09492010-07-15 16:49:03 -0500574* USB
575*/
ramneek mehresh3d339632012-04-18 19:39:53 +0000576#define CONFIG_HAS_FSL_DR_USB
577#define CONFIG_HAS_FSL_MPH_USB
578
579#if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
Kumar Galae1c09492010-07-15 16:49:03 -0500580#define CONFIG_USB_EHCI_FSL
581#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
ramneek mehresh3d339632012-04-18 19:39:53 +0000582#endif
Kumar Galae1c09492010-07-15 16:49:03 -0500583
Kumar Galae1c09492010-07-15 16:49:03 -0500584#ifdef CONFIG_MMC
585#define CONFIG_FSL_ESDHC
586#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
587#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Kumar Galae1c09492010-07-15 16:49:03 -0500588#endif
589
590/*
591 * Miscellaneous configurable options
592 */
593#define CONFIG_SYS_LONGHELP /* undef to save memory */
594#define CONFIG_CMDLINE_EDITING /* Command-line editing */
595#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
596#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Galae1c09492010-07-15 16:49:03 -0500597
598/*
599 * For booting Linux, the board info and command line data
Kumar Gala39ffcc12011-04-28 10:13:41 -0500600 * have to be in the first 64 MB of memory, since this is
Kumar Galae1c09492010-07-15 16:49:03 -0500601 * the maximum mapped by the Linux kernel during initialization.
602 */
Kumar Gala39ffcc12011-04-28 10:13:41 -0500603#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
604#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Galae1c09492010-07-15 16:49:03 -0500605
Kumar Galae1c09492010-07-15 16:49:03 -0500606#ifdef CONFIG_CMD_KGDB
607#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Galae1c09492010-07-15 16:49:03 -0500608#endif
609
610/*
611 * Environment Configuration
612 */
Joe Hershberger257ff782011-10-13 13:03:47 +0000613#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000614#define CONFIG_BOOTFILE "uImage"
Kumar Galae1c09492010-07-15 16:49:03 -0500615#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
616
617/* default location for tftp and bootm */
618#define CONFIG_LOADADDR 1000000
619
York Sund1bb6022016-11-18 11:26:09 -0800620#ifdef CONFIG_TARGET_P4080DS
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000621#define __USB_PHY_TYPE ulpi
622#else
623#define __USB_PHY_TYPE utmi
624#endif
625
Kumar Galae1c09492010-07-15 16:49:03 -0500626#define CONFIG_EXTRA_ENV_SETTINGS \
Emil Medveb250d372010-08-31 22:57:43 -0500627 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Ramneek Mehresha0cce272011-06-07 10:10:43 +0000628 "bank_intlv=cs0_cs1;" \
ramneek mehresh1b57b002013-09-10 17:37:45 +0530629 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
630 "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Kumar Galae1c09492010-07-15 16:49:03 -0500631 "netdev=eth0\0" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200632 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
633 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
Emil Medveb250d372010-08-31 22:57:43 -0500634 "tftpflash=tftpboot $loadaddr $uboot && " \
635 "protect off $ubootaddr +$filesize && " \
636 "erase $ubootaddr +$filesize && " \
637 "cp.b $loadaddr $ubootaddr $filesize && " \
638 "protect on $ubootaddr +$filesize && " \
639 "cmp.b $loadaddr $ubootaddr $filesize\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500640 "consoledev=ttyS0\0" \
641 "ramdiskaddr=2000000\0" \
642 "ramdiskfile=p4080ds/ramdisk.uboot\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500643 "fdtaddr=1e00000\0" \
Kumar Galae1c09492010-07-15 16:49:03 -0500644 "fdtfile=p4080ds/p4080ds.dtb\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500645 "bdev=sda3\0"
Kumar Galae1c09492010-07-15 16:49:03 -0500646
647#define CONFIG_HDBOOT \
648 "setenv bootargs root=/dev/$bdev rw " \
649 "console=$consoledev,$baudrate $othbootargs;" \
650 "tftp $loadaddr $bootfile;" \
651 "tftp $fdtaddr $fdtfile;" \
652 "bootm $loadaddr - $fdtaddr"
653
654#define CONFIG_NFSBOOTCOMMAND \
655 "setenv bootargs root=/dev/nfs rw " \
656 "nfsroot=$serverip:$rootpath " \
657 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
658 "console=$consoledev,$baudrate $othbootargs;" \
659 "tftp $loadaddr $bootfile;" \
660 "tftp $fdtaddr $fdtfile;" \
661 "bootm $loadaddr - $fdtaddr"
662
663#define CONFIG_RAMBOOTCOMMAND \
664 "setenv bootargs root=/dev/ram rw " \
665 "console=$consoledev,$baudrate $othbootargs;" \
666 "tftp $ramdiskaddr $ramdiskfile;" \
667 "tftp $loadaddr $bootfile;" \
668 "tftp $fdtaddr $fdtfile;" \
669 "bootm $loadaddr $ramdiskaddr $fdtaddr"
670
671#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
672
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000673#include <asm/fsl_secure_boot.h>
Ruchika Gupta8ca8d822010-12-15 17:02:08 +0000674
Kumar Galae1c09492010-07-15 16:49:03 -0500675#endif /* __CONFIG_H */