blob: 30b475254c4e55bf2bc78e73dc941c7b671a414d [file] [log] [blame]
Masahiro Yamada144a3e02015-04-21 20:38:20 +09001if ARCH_SOCFPGA
2
Dalon Westergreen8d770f42017-02-10 17:15:34 -08003config SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION_TYPE
4 default 0xa2
5
Marek Vasut822e7952015-08-02 21:57:57 +02006config TARGET_SOCFPGA_ARRIA5
7 bool
Dinh Nguyen677a16f2015-12-02 13:31:25 -06008 select TARGET_SOCFPGA_GEN5
Marek Vasut822e7952015-08-02 21:57:57 +02009
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080010config TARGET_SOCFPGA_ARRIA10
11 bool
Ley Foon Tan48fcc4a2017-05-03 17:13:32 +080012 select SPL_BOARD_INIT if SPL
Tien Fong Chee4d447a52017-12-05 15:58:03 +080013 select ALTERA_SDRAM
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080014
Marek Vasut822e7952015-08-02 21:57:57 +020015config TARGET_SOCFPGA_CYCLONE5
16 bool
Dinh Nguyen677a16f2015-12-02 13:31:25 -060017 select TARGET_SOCFPGA_GEN5
18
19config TARGET_SOCFPGA_GEN5
20 bool
Ley Foon Tan016539e2017-04-05 17:32:51 +080021 select ALTERA_SDRAM
Marek Vasut822e7952015-08-02 21:57:57 +020022
Masahiro Yamada144a3e02015-04-21 20:38:20 +090023choice
24 prompt "Altera SOCFPGA board select"
Joe Hershbergerf0699602015-05-12 14:46:23 -050025 optional
Masahiro Yamada144a3e02015-04-21 20:38:20 +090026
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080027config TARGET_SOCFPGA_ARRIA10_SOCDK
28 bool "Altera SOCFPGA SoCDK (Arria 10)"
29 select TARGET_SOCFPGA_ARRIA10
30
Marek Vasut822e7952015-08-02 21:57:57 +020031config TARGET_SOCFPGA_ARRIA5_SOCDK
32 bool "Altera SOCFPGA SoCDK (Arria V)"
33 select TARGET_SOCFPGA_ARRIA5
Masahiro Yamada144a3e02015-04-21 20:38:20 +090034
Marek Vasut822e7952015-08-02 21:57:57 +020035config TARGET_SOCFPGA_CYCLONE5_SOCDK
36 bool "Altera SOCFPGA SoCDK (Cyclone V)"
37 select TARGET_SOCFPGA_CYCLONE5
Masahiro Yamada144a3e02015-04-21 20:38:20 +090038
Marek Vasutb06dad22018-02-24 23:34:00 +010039config TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
40 bool "Devboards DBM-SoC1 (Cyclone V)"
41 select TARGET_SOCFPGA_CYCLONE5
42
Marek Vasut567356a2015-11-23 17:06:27 +010043config TARGET_SOCFPGA_EBV_SOCRATES
44 bool "EBV SoCrates (Cyclone V)"
45 select TARGET_SOCFPGA_CYCLONE5
46
Pavel Machek9802e872016-06-07 12:37:23 +020047config TARGET_SOCFPGA_IS1
48 bool "IS1 (Cyclone V)"
49 select TARGET_SOCFPGA_CYCLONE5
50
Marek Vasutba2ade92015-12-01 18:09:52 +010051config TARGET_SOCFPGA_SAMTEC_VINING_FPGA
52 bool "samtec VIN|ING FPGA (Cyclone V)"
Tom Rini22d567e2017-01-22 19:43:11 -050053 select BOARD_LATE_INIT
Marek Vasutba2ade92015-12-01 18:09:52 +010054 select TARGET_SOCFPGA_CYCLONE5
55
Marek Vasut2e717ec2016-06-08 02:57:05 +020056config TARGET_SOCFPGA_SR1500
57 bool "SR1500 (Cyclone V)"
58 select TARGET_SOCFPGA_CYCLONE5
59
Dinh Nguyenc3364da2015-09-01 17:41:52 -050060config TARGET_SOCFPGA_TERASIC_DE0_NANO
61 bool "Terasic DE0-Nano-Atlas (Cyclone V)"
62 select TARGET_SOCFPGA_CYCLONE5
63
Dalon Westergreen7a0fe0d2017-04-18 08:11:16 -070064config TARGET_SOCFPGA_TERASIC_DE10_NANO
65 bool "Terasic DE10-Nano (Cyclone V)"
66 select TARGET_SOCFPGA_CYCLONE5
67
Anatolij Gustschin705bf372016-11-14 16:07:10 +010068config TARGET_SOCFPGA_TERASIC_DE1_SOC
69 bool "Terasic DE1-SoC (Cyclone V)"
70 select TARGET_SOCFPGA_CYCLONE5
71
Marek Vasutb415bad2015-06-21 17:28:53 +020072config TARGET_SOCFPGA_TERASIC_SOCKIT
73 bool "Terasic SoCkit (Cyclone V)"
74 select TARGET_SOCFPGA_CYCLONE5
75
Masahiro Yamada144a3e02015-04-21 20:38:20 +090076endchoice
77
78config SYS_BOARD
Marek Vasut3f4c5612015-08-10 21:24:53 +020079 default "arria5-socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080080 default "arria10-socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
Marek Vasut3f4c5612015-08-10 21:24:53 +020081 default "cyclone5-socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasutb06dad22018-02-24 23:34:00 +010082 default "dbm-soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Dinh Nguyenc3364da2015-09-01 17:41:52 -050083 default "de0-nano-soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschin705bf372016-11-14 16:07:10 +010084 default "de1-soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen7a0fe0d2017-04-18 08:11:16 -070085 default "de10-nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Pavel Machek9802e872016-06-07 12:37:23 +020086 default "is1" if TARGET_SOCFPGA_IS1
Marek Vasutb415bad2015-06-21 17:28:53 +020087 default "sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut567356a2015-11-23 17:06:27 +010088 default "socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roesebf5ed2e2015-11-18 11:06:09 +010089 default "sr1500" if TARGET_SOCFPGA_SR1500
Marek Vasutba2ade92015-12-01 18:09:52 +010090 default "vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Masahiro Yamada144a3e02015-04-21 20:38:20 +090091
92config SYS_VENDOR
Marek Vasut822e7952015-08-02 21:57:57 +020093 default "altera" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tan5b7cea62017-04-26 02:44:48 +080094 default "altera" if TARGET_SOCFPGA_ARRIA10_SOCDK
Marek Vasut822e7952015-08-02 21:57:57 +020095 default "altera" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasutb06dad22018-02-24 23:34:00 +010096 default "devboards" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Marek Vasut567356a2015-11-23 17:06:27 +010097 default "ebv" if TARGET_SOCFPGA_EBV_SOCRATES
Marek Vasutba2ade92015-12-01 18:09:52 +010098 default "samtec" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Dinh Nguyenc3364da2015-09-01 17:41:52 -050099 default "terasic" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschin705bf372016-11-14 16:07:10 +0100100 default "terasic" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen7a0fe0d2017-04-18 08:11:16 -0700101 default "terasic" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Marek Vasutb415bad2015-06-21 17:28:53 +0200102 default "terasic" if TARGET_SOCFPGA_TERASIC_SOCKIT
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900103
104config SYS_SOC
105 default "socfpga"
106
107config SYS_CONFIG_NAME
Dinh Nguyen16f6ffd2015-09-22 17:01:32 -0500108 default "socfpga_arria5_socdk" if TARGET_SOCFPGA_ARRIA5_SOCDK
Ley Foon Tan5b7cea62017-04-26 02:44:48 +0800109 default "socfpga_arria10_socdk" if TARGET_SOCFPGA_ARRIA10_SOCDK
Dinh Nguyen16f6ffd2015-09-22 17:01:32 -0500110 default "socfpga_cyclone5_socdk" if TARGET_SOCFPGA_CYCLONE5_SOCDK
Marek Vasutb06dad22018-02-24 23:34:00 +0100111 default "socfpga_dbm_soc1" if TARGET_SOCFPGA_DEVBOARDS_DBM_SOC1
Dinh Nguyenc3364da2015-09-01 17:41:52 -0500112 default "socfpga_de0_nano_soc" if TARGET_SOCFPGA_TERASIC_DE0_NANO
Anatolij Gustschin705bf372016-11-14 16:07:10 +0100113 default "socfpga_de1_soc" if TARGET_SOCFPGA_TERASIC_DE1_SOC
Dalon Westergreen7a0fe0d2017-04-18 08:11:16 -0700114 default "socfpga_de10_nano" if TARGET_SOCFPGA_TERASIC_DE10_NANO
Pavel Machek9802e872016-06-07 12:37:23 +0200115 default "socfpga_is1" if TARGET_SOCFPGA_IS1
Marek Vasutb415bad2015-06-21 17:28:53 +0200116 default "socfpga_sockit" if TARGET_SOCFPGA_TERASIC_SOCKIT
Marek Vasut567356a2015-11-23 17:06:27 +0100117 default "socfpga_socrates" if TARGET_SOCFPGA_EBV_SOCRATES
Stefan Roesebf5ed2e2015-11-18 11:06:09 +0100118 default "socfpga_sr1500" if TARGET_SOCFPGA_SR1500
Marek Vasutba2ade92015-12-01 18:09:52 +0100119 default "socfpga_vining_fpga" if TARGET_SOCFPGA_SAMTEC_VINING_FPGA
Masahiro Yamada144a3e02015-04-21 20:38:20 +0900120
121endif