blob: 94e4d243e86903ff5e74ae7208ad7b7157759ee7 [file] [log] [blame]
Jon Loeliger465b9d82006-04-27 10:15:16 -05001/*
2 * Copyright 2006 Freescale Semiconductor.
3 *
Jon Loeliger5c8aa972006-04-26 17:58:56 -05004 * Srikanth Srinivasan (srikanth.srinivasan@freescale.com)
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
Jon Loeliger465b9d82006-04-27 10:15:16 -050026 * MPC8641HPCN board configuration file
Jon Loeliger5c8aa972006-04-26 17:58:56 -050027 *
28 * Make sure you change the MAC address and other network params first,
29 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
30 */
31
32#ifndef __CONFIG_H
33#define __CONFIG_H
34
35/* High Level Configuration Options */
36#define CONFIG_MPC86xx 1 /* MPC86xx */
37#define CONFIG_MPC8641 1 /* MPC8641 specific */
38#define CONFIG_MPC8641HPCN 1 /* MPC8641HPCN board specific */
Kumar Gala56d150e2009-03-31 23:02:38 -050039#define CONFIG_MP 1 /* support multiple processors */
Wolfgang Denka1be4762008-05-20 16:00:29 +020040#define CONFIG_LINUX_RESET_VEC 0x100 /* Reset vector used by Linux */
Becky Bruce0bd25092008-11-06 17:37:35 -060041/*#define CONFIG_PHYS_64BIT 1*/ /* Place devices in 36-bit space */
Becky Bruce16334362009-02-03 18:10:54 -060042#define CONFIG_ADDR_MAP 1 /* Use addr map */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050043
Jon Loeliger5c8aa972006-04-26 17:58:56 -050044#ifdef RUN_DIAG
Becky Bruce05ddb882008-11-05 14:55:33 -060045#define CONFIG_SYS_DIAG_ADDR CONFIG_SYS_FLASH_BASE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050046#endif
Jon Loeliger465b9d82006-04-27 10:15:16 -050047
Becky Bruce6c2bec32008-10-31 17:14:14 -050048/*
Becky Bruced1cb6cb2008-11-03 15:44:01 -060049 * virtual address to be used for temporary mappings. There
50 * should be 128k free at this VA.
51 */
52#define CONFIG_SYS_SCRATCH_VA 0xe0000000
53
54/*
Becky Bruce6c2bec32008-10-31 17:14:14 -050055 * set this to enable Rapid IO. PCI and RIO are mutually exclusive
56 */
57/*#define CONFIG_RIO 1*/
58
59#ifndef CONFIG_RIO /* RIO/PCI are mutually exclusive */
Ed Swarthout91080f72007-08-02 14:09:49 -050060#define CONFIG_PCI 1 /* Enable PCI/PCIE */
61#define CONFIG_PCI1 1 /* PCIE controler 1 (ULI bridge) */
62#define CONFIG_PCI2 1 /* PCIE controler 2 (slot) */
63#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Kumar Gala6f2c1e92008-10-21 18:06:15 -050064#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Becky Bruce6c2bec32008-10-31 17:14:14 -050065#endif
Becky Bruceb415b562008-01-23 16:31:01 -060066#define CONFIG_FSL_LAW 1 /* Use common FSL law init code */
Jon Loeliger465b9d82006-04-27 10:15:16 -050067
Wolfgang Denka1be4762008-05-20 16:00:29 +020068#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050069#define CONFIG_ENV_OVERWRITE
Jon Loeliger5c8aa972006-04-26 17:58:56 -050070
Becky Bruce03ea1be2008-05-08 19:02:12 -050071#define CONFIG_HIGH_BATS 1 /* High BATs supported and enabled */
Becky Bruce16334362009-02-03 18:10:54 -060072#define CONFIG_SYS_NUM_ADDR_MAP 8 /* Number of addr map slots = 8 dbats */
Jon Loeliger5c8aa972006-04-26 17:58:56 -050073
Wolfgang Denka1be4762008-05-20 16:00:29 +020074#define CONFIG_ALTIVEC 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -050075
Jon Loeliger465b9d82006-04-27 10:15:16 -050076/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -050077 * L2CR setup -- make sure this is right for your board!
78 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_L2
Jon Loeliger5c8aa972006-04-26 17:58:56 -050080#define L2_INIT 0
81#define L2_ENABLE (L2CR_L2E)
82
83#ifndef CONFIG_SYS_CLK_FREQ
Ed Swarthout91080f72007-08-02 14:09:49 -050084#ifndef __ASSEMBLY__
85extern unsigned long get_board_sys_clk(unsigned long dummy);
86#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020087#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -050088#endif
89
Jon Loeliger5c8aa972006-04-26 17:58:56 -050090#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
91
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
93#define CONFIG_SYS_MEMTEST_END 0x00400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -050094
Jon Loeliger5c8aa972006-04-26 17:58:56 -050095/*
Becky Bruce0bd25092008-11-06 17:37:35 -060096 * With the exception of PCI Memory and Rapid IO, most devices will simply
97 * add CONFIG_SYS_PHYS_ADDR_HIGH to the front of the 32-bit VA to get the PA
98 * when 36-bit is enabled. When 36-bit is not enabled, these bits are 0.
99 */
100#ifdef CONFIG_PHYS_64BIT
101#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0000000f00000000ULL
102#else
103#define CONFIG_SYS_PHYS_ADDR_HIGH 0x0
104#endif
105
106/*
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500107 * Base addresses -- Note these are effective addresses where the
108 * actual resources get mapped (not physical addresses)
109 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600111#define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500113
Becky Bruce0bd25092008-11-06 17:37:35 -0600114/* Physical addresses */
115#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
116#ifdef CONFIG_PHYS_64BIT
117#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0xf
Becky Bruce48d3ce22008-11-07 13:46:19 -0600118#define CONFIG_SYS_CCSRBAR_PHYS (CONFIG_SYS_CCSRBAR_PHYS_LOW \
119 | ((u64)CONFIG_SYS_CCSRBAR_PHYS_HIGH << 32))
Becky Bruce0bd25092008-11-06 17:37:35 -0600120#else
121#define CONFIG_SYS_CCSRBAR_PHYS_HIGH 0x0
Becky Bruce48d3ce22008-11-07 13:46:19 -0600122#define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR_PHYS_LOW
Becky Bruce0bd25092008-11-06 17:37:35 -0600123#endif
124
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_PCI1_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
126#define CONFIG_SYS_PCI2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
Ed Swarthout91080f72007-08-02 14:09:49 -0500127
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500128/*
129 * DDR Setup
130 */
Kumar Galacad506c2008-08-26 15:01:35 -0500131#define CONFIG_FSL_DDR2
132#undef CONFIG_FSL_DDR_INTERACTIVE
133#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
134#define CONFIG_DDR_SPD
135
136#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
137#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
138
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
140#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Becky Bruced1cb6cb2008-11-03 15:44:01 -0600141#define CONFIG_SYS_MAX_DDR_BAT_SIZE 0x80000000 /* BAT mapping size */
Jin Zhengxiong439498f2006-07-13 10:35:10 -0500142#define CONFIG_VERY_BIG_RAM
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500143
Kumar Galacad506c2008-08-26 15:01:35 -0500144#define CONFIG_NUM_DDR_CONTROLLERS 2
145#define CONFIG_DIMM_SLOTS_PER_CTLR 2
146#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500147
Kumar Galacad506c2008-08-26 15:01:35 -0500148/*
149 * I2C addresses of SPD EEPROMs
150 */
151#define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
152#define SPD_EEPROM_ADDRESS2 0x52 /* CTLR 0 DIMM 1 */
153#define SPD_EEPROM_ADDRESS3 0x53 /* CTLR 1 DIMM 0 */
154#define SPD_EEPROM_ADDRESS4 0x54 /* CTLR 1 DIMM 1 */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500155
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500156
Kumar Galacad506c2008-08-26 15:01:35 -0500157/*
158 * These are used when DDR doesn't use SPD.
159 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200160#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
161#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000F
162#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
163#define CONFIG_SYS_DDR_TIMING_3 0x00000000
164#define CONFIG_SYS_DDR_TIMING_0 0x00260802
165#define CONFIG_SYS_DDR_TIMING_1 0x39357322
166#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
167#define CONFIG_SYS_DDR_MODE_1 0x00480432
168#define CONFIG_SYS_DDR_MODE_2 0x00000000
169#define CONFIG_SYS_DDR_INTERVAL 0x06090100
170#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
171#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
172#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
173#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
174#define CONFIG_SYS_DDR_CONTROL 0xe3008000 /* Type = DDR2 */
175#define CONFIG_SYS_DDR_CONTROL2 0x04400000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500176
Jon Loeliger4eab6232008-01-15 13:42:41 -0600177#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_I2C_EEPROM_NXID
Jean-Christophe PLAGNIOL-VILLARD8349c722008-08-30 23:54:58 +0200179#define CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
181#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500182
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600183#define CONFIG_SYS_FLASH_BASE 0xef800000 /* start of FLASH 8M */
Becky Bruce0bd25092008-11-06 17:37:35 -0600184#define CONFIG_SYS_FLASH_BASE_PHYS (CONFIG_SYS_FLASH_BASE \
185 | CONFIG_SYS_PHYS_ADDR_HIGH)
186
Becky Bruce1f642fc2009-02-02 16:34:52 -0600187#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500188
Becky Bruce0bd25092008-11-06 17:37:35 -0600189#define CONFIG_SYS_BR0_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
190 | 0x00001001) /* port size 16bit */
191#define CONFIG_SYS_OR0_PRELIM 0xff806ff7 /* 8MB Boot Flash area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500192
Becky Bruce0bd25092008-11-06 17:37:35 -0600193#define CONFIG_SYS_BR2_PRELIM (BR_PHYS_ADDR(CF_BASE_PHYS) \
194 | 0x00001001) /* port size 16bit */
195#define CONFIG_SYS_OR2_PRELIM 0xffffeff7 /* 32k Compact Flash */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500196
Becky Bruce0bd25092008-11-06 17:37:35 -0600197#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) \
198 | 0x00000801) /* port size 8bit */
199#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32k PIXIS area*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500200
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600201/*
202 * The LBC_BASE is the base of the region that contains the PIXIS and the CF.
203 * The PIXIS and CF by themselves aren't large enough to take up the 128k
204 * required for the smallest BAT mapping, so there's a 64k hole.
205 */
206#define CONFIG_SYS_LBC_BASE 0xffde0000
Becky Bruce0bd25092008-11-06 17:37:35 -0600207#define CONFIG_SYS_LBC_BASE_PHYS (CONFIG_SYS_LBC_BASE \
208 | CONFIG_SYS_PHYS_ADDR_HIGH)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500209
Kim Phillips53b34982007-08-21 17:00:17 -0500210#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600211#define PIXIS_BASE (CONFIG_SYS_LBC_BASE + 0x00010000)
Becky Bruce0bd25092008-11-06 17:37:35 -0600212#define PIXIS_BASE_PHYS (CONFIG_SYS_LBC_BASE_PHYS + 0x00010000)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600213#define PIXIS_SIZE 0x00008000 /* 32k */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500214#define PIXIS_ID 0x0 /* Board ID at offset 0 */
215#define PIXIS_VER 0x1 /* Board version at offset 1 */
216#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
217#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
218#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch register */
219#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
220#define PIXIS_VCTL 0x10 /* VELA Control Register */
221#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
222#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
223#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Galaaba63972009-07-15 13:45:00 -0500224#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
225#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500226#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
227#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
228#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
229#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500231
Becky Bruce74d126f2008-10-31 17:13:49 -0500232/* Compact flash shares a BAT with PIXIS; make sure they're contiguous */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600233#define CF_BASE (PIXIS_BASE + PIXIS_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600234#define CF_BASE_PHYS (PIXIS_BASE_PHYS + PIXIS_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500235
Becky Bruce2e1aef02008-11-05 14:55:32 -0600236#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500238
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239#undef CONFIG_SYS_FLASH_CHECKSUM
240#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
241#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Becky Bruce2a978672008-11-05 14:55:35 -0600242#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
243#define CONFIG_SYS_MONITOR_BASE_EARLY 0xfff00000 /* early monitor loc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500244
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200245#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_FLASH_CFI
247#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500248
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
250#define CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500251#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#undef CONFIG_SYS_RAMBOOT
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500253#endif
254
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#if defined(CONFIG_SYS_RAMBOOT)
Jin Zhengxiong-R64188377d5962006-06-27 18:11:54 +0800256#undef CONFIG_SPD_EEPROM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_SDRAM_SIZE 256
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500258#endif
259
260#undef CONFIG_CLOCKS_IN_MHZ
261
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_INIT_RAM_LOCK 1
263#ifndef CONFIG_SYS_INIT_RAM_LOCK
264#define CONFIG_SYS_INIT_RAM_ADDR 0x0fd00000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500265#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200266#define CONFIG_SYS_INIT_RAM_ADDR 0xf8400000 /* Initial RAM address */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500267#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200268#define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500269
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
271#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
272#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500273
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
275#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500276
277/* Serial Port */
278#define CONFIG_CONS_INDEX 1
279#undef CONFIG_SERIAL_SOFTWARE_FIFO
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280#define CONFIG_SYS_NS16550
281#define CONFIG_SYS_NS16550_SERIAL
282#define CONFIG_SYS_NS16550_REG_SIZE 1
283#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500284
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500286 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
287
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
289#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500290
291/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200292#define CONFIG_SYS_HUSH_PARSER
293#ifdef CONFIG_SYS_HUSH_PARSER
294#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500295#endif
296
Jon Loeliger465b9d82006-04-27 10:15:16 -0500297/*
298 * Pass open firmware flat tree to kernel
299 */
Jon Loeliger6160aa42007-11-28 14:47:18 -0600300#define CONFIG_OF_LIBFDT 1
301#define CONFIG_OF_BOARD_SETUP 1
302#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500303
Jon Loeliger20836d42006-05-19 13:22:44 -0500304/*
305 * I2C
306 */
Jon Loeliger43d818f2006-10-20 15:50:15 -0500307#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
308#define CONFIG_HARD_I2C /* I2C with hardware support*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500309#undef CONFIG_SOFT_I2C /* I2C bit-banged */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200310#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
311#define CONFIG_SYS_I2C_SLAVE 0x7F
312#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
313#define CONFIG_SYS_I2C_OFFSET 0x3100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500314
Jon Loeliger20836d42006-05-19 13:22:44 -0500315/*
316 * RapidIO MMU
317 */
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600318#define CONFIG_SYS_RIO_MEM_BASE 0x80000000 /* base address */
Becky Bruce0bd25092008-11-06 17:37:35 -0600319#ifdef CONFIG_PHYS_64BIT
320#define CONFIG_SYS_RIO_MEM_PHYS 0x0000000c00000000ULL
321#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200322#define CONFIG_SYS_RIO_MEM_PHYS CONFIG_SYS_RIO_MEM_BASE
Becky Bruce0bd25092008-11-06 17:37:35 -0600323#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200324#define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500325
326/*
327 * General PCI
328 * Addresses are mapped 1-1.
329 */
Becky Bruced3b51a22009-02-03 18:10:53 -0600330
331#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600332#ifdef CONFIG_PHYS_64BIT
Kumar Galae1cb3db2009-06-18 08:39:42 -0500333#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600334#define CONFIG_SYS_PCI1_MEM_PHYS 0x0000000c00000000ULL
335#else
Becky Bruced3b51a22009-02-03 18:10:53 -0600336#define CONFIG_SYS_PCI1_MEM_BUS CONFIG_SYS_PCI1_MEM_VIRT
337#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_VIRT
Becky Bruce0bd25092008-11-06 17:37:35 -0600338#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200339#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Becky Bruced3b51a22009-02-03 18:10:53 -0600340#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600341#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
342#define CONFIG_SYS_PCI1_IO_PHYS (CONFIG_SYS_PCI1_IO_VIRT \
343 | CONFIG_SYS_PHYS_ADDR_HIGH)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600344#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64K */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500345
Becky Bruce6a026a62009-02-03 18:10:56 -0600346#ifdef CONFIG_PHYS_64BIT
347/*
348 * Use the same PCI bus address on PCI1 and PCI2 if we have PHYS_64BIT.
349 * This will increase the amount of PCI address space available for
350 * for mapping RAM.
351 */
352#define CONFIG_SYS_PCI2_MEM_BUS CONFIG_SYS_PCI1_MEM_BUS
353#else
Becky Bruced3b51a22009-02-03 18:10:53 -0600354#define CONFIG_SYS_PCI2_MEM_BUS (CONFIG_SYS_PCI1_MEM_BUS \
355 + CONFIG_SYS_PCI1_MEM_SIZE)
Becky Bruce6a026a62009-02-03 18:10:56 -0600356#endif
Becky Bruced3b51a22009-02-03 18:10:53 -0600357#define CONFIG_SYS_PCI2_MEM_VIRT (CONFIG_SYS_PCI1_MEM_VIRT \
Becky Bruce74d126f2008-10-31 17:13:49 -0500358 + CONFIG_SYS_PCI1_MEM_SIZE)
Becky Bruce0bd25092008-11-06 17:37:35 -0600359#define CONFIG_SYS_PCI2_MEM_PHYS (CONFIG_SYS_PCI1_MEM_PHYS \
360 + CONFIG_SYS_PCI1_MEM_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200361#define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
Becky Bruced3b51a22009-02-03 18:10:53 -0600362#define CONFIG_SYS_PCI2_IO_BUS 0x00000000
Becky Bruce0bd25092008-11-06 17:37:35 -0600363#define CONFIG_SYS_PCI2_IO_VIRT (CONFIG_SYS_PCI1_IO_VIRT \
364 + CONFIG_SYS_PCI1_IO_SIZE)
Becky Bruce74d126f2008-10-31 17:13:49 -0500365#define CONFIG_SYS_PCI2_IO_PHYS (CONFIG_SYS_PCI1_IO_PHYS \
366 + CONFIG_SYS_PCI1_IO_SIZE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600367#define CONFIG_SYS_PCI2_IO_SIZE CONFIG_SYS_PCI1_IO_SIZE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500368
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500369#if defined(CONFIG_PCI)
370
Wolfgang Denka1be4762008-05-20 16:00:29 +0200371#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500372
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200373#undef CONFIG_SYS_SCSI_SCAN_BUS_REVERSE
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500374
375#define CONFIG_NET_MULTI
Wolfgang Denka1be4762008-05-20 16:00:29 +0200376#define CONFIG_PCI_PNP /* do pci plug-and-play */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500377
378#define CONFIG_RTL8139
379
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500380#undef CONFIG_EEPRO100
381#undef CONFIG_TULIP
382
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200383/************************************************************
384 * USB support
385 ************************************************************/
Wolfgang Denka1be4762008-05-20 16:00:29 +0200386#define CONFIG_PCI_OHCI 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200387#define CONFIG_USB_OHCI_NEW 1
Wolfgang Denka1be4762008-05-20 16:00:29 +0200388#define CONFIG_USB_KEYBOARD 1
Jean-Christophe PLAGNIOL-VILLARD2a7a0312009-05-16 12:14:54 +0200389#define CONFIG_SYS_STDIO_DEREGISTER
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200390#define CONFIG_SYS_USB_EVENT_POLL 1
391#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ohci_pci"
392#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
393#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS 1
Zhang Wei9fe1bcc2007-06-06 10:08:14 +0200394
Jason Jinbb20f352007-07-13 12:14:58 +0800395/*PCIE video card used*/
Becky Bruce0bd25092008-11-06 17:37:35 -0600396#define VIDEO_IO_OFFSET CONFIG_SYS_PCI2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800397
398/*PCI video card used*/
Becky Bruce0bd25092008-11-06 17:37:35 -0600399/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Jason Jinbb20f352007-07-13 12:14:58 +0800400
401/* video */
402#define CONFIG_VIDEO
403
404#if defined(CONFIG_VIDEO)
405#define CONFIG_BIOSEMU
406#define CONFIG_CFB_CONSOLE
407#define CONFIG_VIDEO_SW_CURSOR
408#define CONFIG_VGA_AS_SINGLE_DEVICE
409#define CONFIG_ATI_RADEON_FB
410#define CONFIG_VIDEO_LOGO
411/*#define CONFIG_CONSOLE_CURSOR*/
Becky Bruce0bd25092008-11-06 17:37:35 -0600412#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCI2_IO_VIRT
Jason Jinbb20f352007-07-13 12:14:58 +0800413#endif
414
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500415#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500416
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800417#define CONFIG_DOS_PARTITION
418#define CONFIG_SCSI_AHCI
419
420#ifdef CONFIG_SCSI_AHCI
421#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200422#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
423#define CONFIG_SYS_SCSI_MAX_LUN 1
424#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
425#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jin Zhengxiong272b47a2006-08-23 19:15:12 +0800426#endif
427
Jason Jinbb20f352007-07-13 12:14:58 +0800428#define CONFIG_MPC86XX_PCI2
429
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500430#endif /* CONFIG_PCI */
431
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500432#if defined(CONFIG_TSEC_ENET)
433
434#ifndef CONFIG_NET_MULTI
Wolfgang Denka1be4762008-05-20 16:00:29 +0200435#define CONFIG_NET_MULTI 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500436#endif
437
438#define CONFIG_MII 1 /* MII PHY management */
439
Wolfgang Denka1be4762008-05-20 16:00:29 +0200440#define CONFIG_TSEC1 1
441#define CONFIG_TSEC1_NAME "eTSEC1"
442#define CONFIG_TSEC2 1
443#define CONFIG_TSEC2_NAME "eTSEC2"
444#define CONFIG_TSEC3 1
445#define CONFIG_TSEC3_NAME "eTSEC3"
446#define CONFIG_TSEC4 1
447#define CONFIG_TSEC4_NAME "eTSEC4"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500448
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500449#define TSEC1_PHY_ADDR 0
450#define TSEC2_PHY_ADDR 1
451#define TSEC3_PHY_ADDR 2
452#define TSEC4_PHY_ADDR 3
453#define TSEC1_PHYIDX 0
454#define TSEC2_PHYIDX 0
455#define TSEC3_PHYIDX 0
456#define TSEC4_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500457#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
458#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
459#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
460#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500461
462#define CONFIG_ETHPRIME "eTSEC1"
463
464#endif /* CONFIG_TSEC_ENET */
465
Becky Bruce0bd25092008-11-06 17:37:35 -0600466/* Contort an addr into the format needed for BATs */
467#ifdef CONFIG_PHYS_64BIT
468#define BAT_PHYS_ADDR(x) ((unsigned long) \
469 ((x & 0x00000000ffffffffULL) | \
470 ((x & 0x0000000e00000000ULL) >> 24) | \
471 ((x & 0x0000000100000000ULL) >> 30)))
472#else
473#define BAT_PHYS_ADDR(x) (x)
474#endif
475
476
477/* Put high physical address bits into the BAT format */
478#define PHYS_HIGH_TO_BXPN(x) ((x & 0x0000000e) << 8)
479#define PHYS_HIGH_TO_BX(x) ((x & 0x00000001) << 2)
480
Jon Loeliger20836d42006-05-19 13:22:44 -0500481/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600482 * BAT0 DDR
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500483 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200484#define CONFIG_SYS_DBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Timur Tabi107e9cd2010-03-29 12:51:07 -0500485#define CONFIG_SYS_IBAT0L (BATL_PP_RW | BATL_MEMCOHERENCE)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500486
Jon Loeliger20836d42006-05-19 13:22:44 -0500487/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600488 * BAT1 LBC (PIXIS/CF)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500489 */
Becky Bruce0bd25092008-11-06 17:37:35 -0600490#define CONFIG_SYS_DBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
491 | BATL_PP_RW | BATL_CACHEINHIBIT | \
492 BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600493#define CONFIG_SYS_DBAT1U (CONFIG_SYS_LBC_BASE | BATU_BL_128K \
494 | BATU_VS | BATU_VP)
Becky Bruce0bd25092008-11-06 17:37:35 -0600495#define CONFIG_SYS_IBAT1L (BAT_PHYS_ADDR(CONFIG_SYS_LBC_BASE_PHYS) \
496 | BATL_PP_RW | BATL_MEMCOHERENCE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600497#define CONFIG_SYS_IBAT1U CONFIG_SYS_DBAT1U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500498
499/* if CONFIG_PCI:
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600500 * BAT2 PCI1 and PCI1 MEM
Becky Bruce6c2bec32008-10-31 17:14:14 -0500501 * if CONFIG_RIO
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600502 * BAT2 Rapidio Memory
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500503 */
Becky Bruce6c2bec32008-10-31 17:14:14 -0500504#ifdef CONFIG_PCI
Becky Bruce0bd25092008-11-06 17:37:35 -0600505#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCI1_MEM_PHYS) \
506 | BATL_PP_RW | BATL_CACHEINHIBIT \
507 | BATL_GUARDEDSTORAGE)
Becky Bruced3b51a22009-02-03 18:10:53 -0600508#define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G \
Becky Bruce6c2bec32008-10-31 17:14:14 -0500509 | BATU_VS | BATU_VP)
Becky Bruce0bd25092008-11-06 17:37:35 -0600510#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_PCI1_MEM_PHYS) \
511 | BATL_PP_RW | BATL_CACHEINHIBIT)
Becky Bruce6c2bec32008-10-31 17:14:14 -0500512#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
513#else /* CONFIG_RIO */
Becky Bruce0bd25092008-11-06 17:37:35 -0600514#define CONFIG_SYS_DBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \
515 | BATL_PP_RW | BATL_CACHEINHIBIT | \
516 BATL_GUARDEDSTORAGE)
517#define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_BASE | BATU_BL_512M \
518 | BATU_VS | BATU_VP)
519#define CONFIG_SYS_IBAT2L (BAT_PHYS_ADDR(CONFIG_SYS_RIO_MEM_PHYS) \
520 | BATL_PP_RW | BATL_CACHEINHIBIT)
521
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200522#define CONFIG_SYS_DBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW \
Jon Loeliger465b9d82006-04-27 10:15:16 -0500523 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200524#define CONFIG_SYS_DBAT2U (CONFIG_SYS_RIO_MEM_PHYS | BATU_BL_512M | BATU_VS | BATU_VP)
525#define CONFIG_SYS_IBAT2L (CONFIG_SYS_RIO_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)
526#define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
Becky Bruce6c2bec32008-10-31 17:14:14 -0500527#endif
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500528
Jon Loeliger20836d42006-05-19 13:22:44 -0500529/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600530 * BAT3 CCSR Space
Becky Bruce0bd25092008-11-06 17:37:35 -0600531 * This BAT is used early; don't use any macros with ULL - use HIGH/LOW pairs
532 * instead. The assembler chokes on ULL.
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500533 */
Becky Bruce0bd25092008-11-06 17:37:35 -0600534#define CONFIG_SYS_DBAT3L (CONFIG_SYS_CCSRBAR_PHYS_LOW \
535 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
536 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
537 | BATL_PP_RW | BATL_CACHEINHIBIT \
538 | BATL_GUARDEDSTORAGE)
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600539#define CONFIG_SYS_DBAT3U (CONFIG_SYS_CCSRBAR | BATU_BL_1M | BATU_VS \
540 | BATU_VP)
Becky Bruce0bd25092008-11-06 17:37:35 -0600541#define CONFIG_SYS_IBAT3L (CONFIG_SYS_CCSRBAR_PHYS_LOW \
542 | PHYS_HIGH_TO_BXPN(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
543 | PHYS_HIGH_TO_BX(CONFIG_SYS_CCSRBAR_PHYS_HIGH) \
544 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200545#define CONFIG_SYS_IBAT3U CONFIG_SYS_DBAT3U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500546
Becky Bruce0bd25092008-11-06 17:37:35 -0600547#if (CONFIG_SYS_CCSRBAR_DEFAULT != CONFIG_SYS_CCSRBAR)
548#define CONFIG_SYS_CCSR_DEFAULT_DBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
549 | BATL_PP_RW | BATL_CACHEINHIBIT \
550 | BATL_GUARDEDSTORAGE)
551#define CONFIG_SYS_CCSR_DEFAULT_DBATU (CONFIG_SYS_CCSRBAR_DEFAULT \
552 | BATU_BL_1M | BATU_VS | BATU_VP)
553#define CONFIG_SYS_CCSR_DEFAULT_IBATL (CONFIG_SYS_CCSRBAR_DEFAULT \
554 | BATL_PP_RW | BATL_CACHEINHIBIT)
555#define CONFIG_SYS_CCSR_DEFAULT_IBATU CONFIG_SYS_CCSR_DEFAULT_DBATU
556#endif
557
Jon Loeliger20836d42006-05-19 13:22:44 -0500558/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600559 * BAT4 PCI1_IO and PCI2_IO
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500560 */
Becky Bruce0bd25092008-11-06 17:37:35 -0600561#define CONFIG_SYS_DBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCI1_IO_PHYS) \
562 | BATL_PP_RW | BATL_CACHEINHIBIT \
563 | BATL_GUARDEDSTORAGE)
564#define CONFIG_SYS_DBAT4U (CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_128K \
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600565 | BATU_VS | BATU_VP)
Becky Bruce0bd25092008-11-06 17:37:35 -0600566#define CONFIG_SYS_IBAT4L (BAT_PHYS_ADDR(CONFIG_SYS_PCI1_IO_PHYS) \
567 | BATL_PP_RW | BATL_CACHEINHIBIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200568#define CONFIG_SYS_IBAT4U CONFIG_SYS_DBAT4U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500569
Jon Loeliger20836d42006-05-19 13:22:44 -0500570/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600571 * BAT5 Init RAM for stack in the CPU DCache (no backing memory)
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500572 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200573#define CONFIG_SYS_DBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
574#define CONFIG_SYS_DBAT5U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
575#define CONFIG_SYS_IBAT5L CONFIG_SYS_DBAT5L
576#define CONFIG_SYS_IBAT5U CONFIG_SYS_DBAT5U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500577
Jon Loeliger20836d42006-05-19 13:22:44 -0500578/*
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600579 * BAT6 FLASH
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500580 */
Becky Bruce0bd25092008-11-06 17:37:35 -0600581#define CONFIG_SYS_DBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
582 | BATL_PP_RW | BATL_CACHEINHIBIT \
583 | BATL_GUARDEDSTORAGE)
Becky Bruce2e1aef02008-11-05 14:55:32 -0600584#define CONFIG_SYS_DBAT6U (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | BATU_VS \
585 | BATU_VP)
Becky Bruce0bd25092008-11-06 17:37:35 -0600586#define CONFIG_SYS_IBAT6L (BAT_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
587 | BATL_PP_RW | BATL_MEMCOHERENCE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200588#define CONFIG_SYS_IBAT6U CONFIG_SYS_DBAT6U
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500589
Becky Bruce2a978672008-11-05 14:55:35 -0600590/* Map the last 1M of flash where we're running from reset */
591#define CONFIG_SYS_DBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
592 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
593#define CONFIG_SYS_DBAT6U_EARLY (TEXT_BASE | BATU_BL_1M | BATU_VS | BATU_VP)
594#define CONFIG_SYS_IBAT6L_EARLY (CONFIG_SYS_MONITOR_BASE_EARLY | BATL_PP_RW \
595 | BATL_MEMCOHERENCE)
596#define CONFIG_SYS_IBAT6U_EARLY CONFIG_SYS_DBAT6U_EARLY
597
Becky Bruce8c2ebd02008-11-06 17:36:04 -0600598/*
599 * BAT7 FREE - used later for tmp mappings
600 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200601#define CONFIG_SYS_DBAT7L 0x00000000
602#define CONFIG_SYS_DBAT7U 0x00000000
603#define CONFIG_SYS_IBAT7L 0x00000000
604#define CONFIG_SYS_IBAT7U 0x00000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500605
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500606/*
607 * Environment
608 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200609#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200610 #define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200611 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x60000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200612 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
Jon Loeliger465b9d82006-04-27 10:15:16 -0500613#else
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200614 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200615 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jon Loeliger465b9d82006-04-27 10:15:16 -0500616#endif
Becky Bruce8ec01a32008-11-05 14:55:31 -0600617#define CONFIG_ENV_SIZE 0x2000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500618
619#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200620#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500621
Jon Loeliger46b6c792007-06-11 19:03:44 -0500622
623/*
Jon Loeligered26c742007-07-10 09:10:49 -0500624 * BOOTP options
625 */
626#define CONFIG_BOOTP_BOOTFILESIZE
627#define CONFIG_BOOTP_BOOTPATH
628#define CONFIG_BOOTP_GATEWAY
629#define CONFIG_BOOTP_HOSTNAME
630
631
632/*
Jon Loeliger46b6c792007-06-11 19:03:44 -0500633 * Command line configuration.
634 */
635#include <config_cmd_default.h>
636
637#define CONFIG_CMD_PING
638#define CONFIG_CMD_I2C
Becky Bruceb0b30942008-01-23 16:31:06 -0600639#define CONFIG_CMD_REGINFO
Jon Loeliger46b6c792007-06-11 19:03:44 -0500640
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200641#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500642 #undef CONFIG_CMD_SAVEENV
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500643#endif
644
Jon Loeliger46b6c792007-06-11 19:03:44 -0500645#if defined(CONFIG_PCI)
646 #define CONFIG_CMD_PCI
647 #define CONFIG_CMD_SCSI
648 #define CONFIG_CMD_EXT2
Zhang Wei7afff8b2007-10-25 17:30:04 +0800649 #define CONFIG_CMD_USB
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500650#endif
651
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500652
653#undef CONFIG_WATCHDOG /* watchdog disabled */
654
655/*
656 * Miscellaneous configurable options
657 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200658#define CONFIG_SYS_LONGHELP /* undef to save memory */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200659#define CONFIG_CMDLINE_EDITING /* Command-line editing */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200660#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
661#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500662
Jon Loeliger46b6c792007-06-11 19:03:44 -0500663#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200664 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500665#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200666 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500667#endif
668
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200669#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
670#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
671#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
672#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500673
674/*
675 * For booting Linux, the board info and command line data
676 * have to be in the first 8 MB of memory, since this is
677 * the maximum mapped by the Linux kernel during initialization.
678 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200679#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500680
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500681/*
682 * Internal Definitions
683 *
684 * Boot Flags
685 */
686#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
687#define BOOTFLAG_WARM 0x02 /* Software reboot */
688
Jon Loeliger46b6c792007-06-11 19:03:44 -0500689#if defined(CONFIG_CMD_KGDB)
690 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
691 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500692#endif
693
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500694/*
695 * Environment Configuration
696 */
697
698/* The mac addresses for all ethernet interface */
699#if defined(CONFIG_TSEC_ENET)
Wolfgang Denka1be4762008-05-20 16:00:29 +0200700#define CONFIG_ETHADDR 00:E0:0C:00:00:01
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500701#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
702#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
703#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
704#endif
705
Andy Fleming458c3892007-08-16 16:35:02 -0500706#define CONFIG_HAS_ETH0 1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500707#define CONFIG_HAS_ETH1 1
708#define CONFIG_HAS_ETH2 1
709#define CONFIG_HAS_ETH3 1
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500710
Jon Loeliger4982cda2006-05-09 08:23:49 -0500711#define CONFIG_IPADDR 192.168.1.100
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500712
713#define CONFIG_HOSTNAME unknown
714#define CONFIG_ROOTPATH /opt/nfsroot
715#define CONFIG_BOOTFILE uImage
Ed Swarthout87c86182007-06-05 12:30:52 -0500716#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500717
Jon Loeliger465b9d82006-04-27 10:15:16 -0500718#define CONFIG_SERVERIP 192.168.1.1
Jon Loeliger4982cda2006-05-09 08:23:49 -0500719#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger465b9d82006-04-27 10:15:16 -0500720#define CONFIG_NETMASK 255.255.255.0
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500721
Jon Loeliger465b9d82006-04-27 10:15:16 -0500722/* default location for tftp and bootm */
723#define CONFIG_LOADADDR 1000000
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500724
725#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200726#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500727
728#define CONFIG_BAUDRATE 115200
729
Wolfgang Denka1be4762008-05-20 16:00:29 +0200730#define CONFIG_EXTRA_ENV_SETTINGS \
731 "netdev=eth0\0" \
732 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
733 "tftpflash=tftpboot $loadaddr $uboot; " \
734 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
735 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
736 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
737 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
738 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
739 "consoledev=ttyS0\0" \
740 "ramdiskaddr=2000000\0" \
741 "ramdiskfile=your.ramdisk.u-boot\0" \
742 "fdtaddr=c00000\0" \
743 "fdtfile=mpc8641_hpcn.dtb\0" \
Becky Bruce0bd25092008-11-06 17:37:35 -0600744 "en-wd=mw.b ffdf0010 0x08; echo -expect:- 08; md.b ffdf0010 1\0" \
745 "dis-wd=mw.b ffdf0010 0x00; echo -expect:- 00; md.b ffdf0010 1\0" \
Wolfgang Denka1be4762008-05-20 16:00:29 +0200746 "maxcpus=2"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500747
748
Wolfgang Denka1be4762008-05-20 16:00:29 +0200749#define CONFIG_NFSBOOTCOMMAND \
750 "setenv bootargs root=/dev/nfs rw " \
751 "nfsroot=$serverip:$rootpath " \
752 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
753 "console=$consoledev,$baudrate $othbootargs;" \
754 "tftp $loadaddr $bootfile;" \
755 "tftp $fdtaddr $fdtfile;" \
756 "bootm $loadaddr - $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500757
Wolfgang Denka1be4762008-05-20 16:00:29 +0200758#define CONFIG_RAMBOOTCOMMAND \
759 "setenv bootargs root=/dev/ram rw " \
760 "console=$consoledev,$baudrate $othbootargs;" \
761 "tftp $ramdiskaddr $ramdiskfile;" \
762 "tftp $loadaddr $bootfile;" \
763 "tftp $fdtaddr $fdtfile;" \
764 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger5c8aa972006-04-26 17:58:56 -0500765
766#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
767
768#endif /* __CONFIG_H */