blob: 37f51ba743bc4ce5ab60a57c07ff16a208afb6b1 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kim Phillips1cb07e62008-01-16 00:38:05 -06002/*
3 * Copyright (C) 2007 Freescale Semiconductor, Inc.
4 * Kevin Lam <kevin.lam@freescale.com>
5 * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
Kim Phillips1cb07e62008-01-16 00:38:05 -06006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 */
14#define CONFIG_E300 1 /* E300 family */
Kim Phillips1cb07e62008-01-16 00:38:05 -060015
Anton Vorontsov3628a932009-06-10 00:25:30 +040016#define CONFIG_HWCONFIG
Timur Tabi3e1d49a2008-02-08 13:15:55 -060017
18/*
19 * On-board devices
20 */
Timur Tabi3e1d49a2008-02-08 13:15:55 -060021#define CONFIG_VSC7385_ENET
22
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023/* System performance - define the value i.e. CONFIG_SYS_XXX
Kim Phillips1cb07e62008-01-16 00:38:05 -060024*/
25
Kim Phillips1cb07e62008-01-16 00:38:05 -060026/* System Clock Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020027#define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */
28#define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */
Joe Hershberger93831bb2011-10-11 23:57:19 -050029#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */
Kim Phillips1cb07e62008-01-16 00:38:05 -060030
31/*
32 * System IO Config
33 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020034#define CONFIG_SYS_SICRH 0x08200000
35#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips1cb07e62008-01-16 00:38:05 -060036
37/*
38 * Output Buffer Impedance
39 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020040#define CONFIG_SYS_OBIR 0x30100000
Kim Phillips1cb07e62008-01-16 00:38:05 -060041
42/*
Timur Tabi3e1d49a2008-02-08 13:15:55 -060043 * Device configurations
44 */
45
46/* Vitesse 7385 */
47
48#ifdef CONFIG_VSC7385_ENET
49
50#define CONFIG_TSEC2
51
52/* The flash address and size of the VSC7385 firmware image */
53#define CONFIG_VSC7385_IMAGE 0xFE7FE000
54#define CONFIG_VSC7385_IMAGE_SIZE 8192
55
56#endif
57
58/*
Kim Phillips1cb07e62008-01-16 00:38:05 -060059 * DDR Setup
60 */
Mario Sixc9f92772019-01-21 09:18:15 +010061#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020062#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000
63#define CONFIG_SYS_83XX_DDR_USES_CS0
Kim Phillips1cb07e62008-01-16 00:38:05 -060064
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
Kim Phillips1cb07e62008-01-16 00:38:05 -060066
67#undef CONFIG_DDR_ECC /* support DDR ECC function */
68#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
69
70#undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
71
72/*
73 * Manually set up DDR parameters
74 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020075#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Joe Hershbergercc03b802011-10-11 23:57:29 -050076#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
77#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
78 | CSCONFIG_ODT_WR_ONLY_CURRENT \
79 | CSCONFIG_ROW_BIT_13 \
80 | CSCONFIG_COL_BIT_10)
Kim Phillips1cb07e62008-01-16 00:38:05 -060081
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020082#define CONFIG_SYS_DDR_TIMING_3 0x00000000
83#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
Kim Phillips1cb07e62008-01-16 00:38:05 -060084 | (0 << TIMING_CFG0_WRT_SHIFT) \
85 | (0 << TIMING_CFG0_RRT_SHIFT) \
86 | (0 << TIMING_CFG0_WWT_SHIFT) \
87 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
88 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
89 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
90 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -060091 /* 0x00260802 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
Kim Phillips1cb07e62008-01-16 00:38:05 -060093 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
94 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
95 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
96 | (13 << TIMING_CFG1_REFREC_SHIFT) \
97 | (3 << TIMING_CFG1_WRREC_SHIFT) \
98 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
99 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -0600100 /* 0x3937d322 */
Joe Hershbergercc03b802011-10-11 23:57:29 -0500101#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
102 | (5 << TIMING_CFG2_CPO_SHIFT) \
103 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
104 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
105 | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
106 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
107 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
108 /* 0x02984cc8 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600109
Kim Phillips5202ba32009-08-21 16:33:15 -0500110#define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
111 | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -0600112 /* 0x06090100 */
113
114#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershberger93831bb2011-10-11 23:57:19 -0500115#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500116 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
117 | SDRAM_CFG_32_BE \
118 | SDRAM_CFG_2T_EN)
119 /* 0x43088000 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600120#else
Joe Hershberger93831bb2011-10-11 23:57:19 -0500121#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500122 | SDRAM_CFG_SDRAM_TYPE_DDR2)
Joe Hershberger93831bb2011-10-11 23:57:19 -0500123 /* 0x43000000 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600124#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
Kim Phillips5202ba32009-08-21 16:33:15 -0500126#define CONFIG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500127 | (0x0442 << SDRAM_MODE_SD_SHIFT))
128 /* 0x04400442 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_DDR_MODE2 0x00000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600130
131/*
132 * Memory test
133 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
135#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
136#define CONFIG_SYS_MEMTEST_END 0x0ef70010
Kim Phillips1cb07e62008-01-16 00:38:05 -0600137
138/*
139 * The reserved memory
140 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200141#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600142
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
144#define CONFIG_SYS_RAMBOOT
Kim Phillips1cb07e62008-01-16 00:38:05 -0600145#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146#undef CONFIG_SYS_RAMBOOT
Kim Phillips1cb07e62008-01-16 00:38:05 -0600147#endif
148
Kevin Hao349a0152016-07-08 11:25:14 +0800149#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500150#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600151
152/*
153 * Initial RAM Base Address Setup
154 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_INIT_RAM_LOCK 1
156#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200157#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500158#define CONFIG_SYS_GBL_DATA_OFFSET \
159 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600160
Becky Brucedfe6e232010-06-17 11:37:18 -0500161#define CONFIG_FSL_ELBC 1
Kim Phillips1cb07e62008-01-16 00:38:05 -0600162
163/*
164 * FLASH on the Local Bus
165 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
167#define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600168
Joe Hershberger93831bb2011-10-11 23:57:19 -0500169#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600170
Kim Phillips1cb07e62008-01-16 00:38:05 -0600171
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
173#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600174
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#undef CONFIG_SYS_FLASH_CHECKSUM
176#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
177#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600178
Anton Vorontsovaf170452008-03-24 17:40:23 +0300179/*
180 * NAND Flash on the Local Bus
181 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500182#define CONFIG_SYS_NAND_BASE 0xE0600000
Mario Sixc1e29d92019-01-21 09:18:01 +0100183
Mario Sixc1e29d92019-01-21 09:18:01 +0100184
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600185/* Vitesse 7385 */
186
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187#define CONFIG_SYS_VSC7385_BASE 0xF0000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600188
Kim Phillips1cb07e62008-01-16 00:38:05 -0600189/*
190 * Serial Port
191 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_NS16550_SERIAL
193#define CONFIG_SYS_NS16550_REG_SIZE 1
194#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600195
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500197 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips1cb07e62008-01-16 00:38:05 -0600198
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200199#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
200#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600201
Anton Vorontsov2b3c0042008-03-24 17:40:43 +0300202/* SERDES */
203#define CONFIG_FSL_SERDES
204#define CONFIG_FSL_SERDES1 0xe3000
205#define CONFIG_FSL_SERDES2 0xe3100
206
Kim Phillips1cb07e62008-01-16 00:38:05 -0600207/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200208#define CONFIG_SYS_I2C
209#define CONFIG_SYS_I2C_FSL
210#define CONFIG_SYS_FSL_I2C_SPEED 400000
211#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
212#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
213#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillips1cb07e62008-01-16 00:38:05 -0600214
215/*
216 * Config on-board RTC
217 */
218#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200219#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600220
221/*
222 * General PCI
223 * Addresses are mapped 1-1.
224 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500225#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
226#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
227#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
229#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
230#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
231#define CONFIG_SYS_PCI_IO_BASE 0x00000000
232#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
233#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600234
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
236#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
237#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600238
Anton Vorontsov45a30ee2009-02-19 18:20:52 +0300239#define CONFIG_SYS_PCIE1_BASE 0xA0000000
240#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
241#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
242#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
243#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
244#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
245#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
246#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
247#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
248
249#define CONFIG_SYS_PCIE2_BASE 0xC0000000
250#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
251#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
252#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
253#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
254#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
255#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
256#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
257#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
258
Kim Phillips1cb07e62008-01-16 00:38:05 -0600259#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000260#define CONFIG_PCI_INDIRECT_BRIDGE
Kim Phillips1cb07e62008-01-16 00:38:05 -0600261
Kim Phillips1cb07e62008-01-16 00:38:05 -0600262#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200263#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600264#endif /* CONFIG_PCI */
265
Kim Phillips1cb07e62008-01-16 00:38:05 -0600266/*
267 * TSEC
268 */
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600269#ifdef CONFIG_TSEC_ENET
Kim Phillips1cb07e62008-01-16 00:38:05 -0600270
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600271#define CONFIG_GMII /* MII PHY management */
272
273#define CONFIG_TSEC1
274
275#ifdef CONFIG_TSEC1
276#define CONFIG_HAS_ETH0
Kim Phillips1cb07e62008-01-16 00:38:05 -0600277#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200278#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600279#define TSEC1_PHY_ADDR 2
Kim Phillips1cb07e62008-01-16 00:38:05 -0600280#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600281#define TSEC1_PHYIDX 0
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600282#endif
Kim Phillips1cb07e62008-01-16 00:38:05 -0600283
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600284#ifdef CONFIG_TSEC2
285#define CONFIG_HAS_ETH1
286#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200287#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600288#define TSEC2_PHY_ADDR 0x1c
289#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
290#define TSEC2_PHYIDX 0
291#endif
Kim Phillips1cb07e62008-01-16 00:38:05 -0600292
293/* Options are: TSEC[0-1] */
294#define CONFIG_ETHPRIME "TSEC0"
295
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600296#endif
297
Kim Phillips1cb07e62008-01-16 00:38:05 -0600298/*
Kim Phillips0daba0e2008-03-28 14:31:23 -0500299 * SATA
300 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200301#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kim Phillips0daba0e2008-03-28 14:31:23 -0500302#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500304#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
305#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500306#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500308#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
309#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500310
311#ifdef CONFIG_FSL_SATA
312#define CONFIG_LBA48
Kim Phillips0daba0e2008-03-28 14:31:23 -0500313#endif
314
315/*
Kim Phillips1cb07e62008-01-16 00:38:05 -0600316 * Environment
317 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200318#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger93831bb2011-10-11 23:57:19 -0500319 #define CONFIG_ENV_ADDR \
320 (CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200321 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for env */
322 #define CONFIG_ENV_SIZE 0x4000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600323#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200324 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200325 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600326#endif
327
328#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200329#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600330
331/*
332 * BOOTP options
333 */
334#define CONFIG_BOOTP_BOOTFILESIZE
Kim Phillips1cb07e62008-01-16 00:38:05 -0600335
Kim Phillips1cb07e62008-01-16 00:38:05 -0600336/*
337 * Command line configuration.
338 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600339
Kim Phillips1cb07e62008-01-16 00:38:05 -0600340#undef CONFIG_WATCHDOG /* watchdog disabled */
341
Anton Vorontsov3628a932009-06-10 00:25:30 +0400342#ifdef CONFIG_MMC
Chenhui Zhao025eab02011-01-04 17:23:05 +0800343#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsov3628a932009-06-10 00:25:30 +0400344#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Anton Vorontsov3628a932009-06-10 00:25:30 +0400345#endif
346
Kim Phillips1cb07e62008-01-16 00:38:05 -0600347/*
348 * Miscellaneous configurable options
349 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500350#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600351
Kim Phillips1cb07e62008-01-16 00:38:05 -0600352/*
353 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700354 * have to be in the first 256 MB of memory, since this is
Kim Phillips1cb07e62008-01-16 00:38:05 -0600355 * the maximum mapped by the Linux kernel during initialization.
356 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500357#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao9c747962016-07-08 11:25:15 +0800358#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600359
Kim Phillips1cb07e62008-01-16 00:38:05 -0600360#if defined(CONFIG_CMD_KGDB)
361#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600362#endif
363
364/*
365 * Environment Configuration
366 */
367#define CONFIG_ENV_OVERWRITE
368
Anton Vorontsov07e60912008-03-14 23:20:18 +0300369#define CONFIG_HAS_FSL_DR_USB
Nikhil Badolac4cff522014-10-20 16:31:01 +0530370#define CONFIG_USB_EHCI_FSL
371#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov07e60912008-03-14 23:20:18 +0300372
Joe Hershberger93831bb2011-10-11 23:57:19 -0500373#define CONFIG_NETDEV "eth1"
Kim Phillips1cb07e62008-01-16 00:38:05 -0600374
Mario Six790d8442018-03-28 14:38:20 +0200375#define CONFIG_HOSTNAME "mpc837x_rdb"
Joe Hershberger257ff782011-10-13 13:03:47 +0000376#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershberger93831bb2011-10-11 23:57:19 -0500377#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000378#define CONFIG_BOOTFILE "uImage"
Joe Hershberger93831bb2011-10-11 23:57:19 -0500379 /* U-Boot image on TFTP server */
380#define CONFIG_UBOOTPATH "u-boot.bin"
381#define CONFIG_FDTFILE "mpc8379_rdb.dtb"
Kim Phillips1cb07e62008-01-16 00:38:05 -0600382
Joe Hershberger93831bb2011-10-11 23:57:19 -0500383 /* default location for tftp and bootm */
384#define CONFIG_LOADADDR 800000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600385
Kim Phillips1cb07e62008-01-16 00:38:05 -0600386#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500387 "netdev=" CONFIG_NETDEV "\0" \
388 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600389 "tftpflash=tftp $loadaddr $uboot;" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200390 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
391 " +$filesize; " \
392 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
393 " +$filesize; " \
394 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
395 " $filesize; " \
396 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
397 " +$filesize; " \
398 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
399 " $filesize\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500400 "fdtaddr=780000\0" \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500401 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600402 "ramdiskaddr=1000000\0" \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500403 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600404 "console=ttyS0\0" \
405 "setbootargs=setenv bootargs " \
406 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
407 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500408 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
409 "$netdev:off " \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600410 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
411
412#define CONFIG_NFSBOOTCOMMAND \
413 "setenv rootdev /dev/nfs;" \
414 "run setbootargs;" \
415 "run setipargs;" \
416 "tftp $loadaddr $bootfile;" \
417 "tftp $fdtaddr $fdtfile;" \
418 "bootm $loadaddr - $fdtaddr"
419
420#define CONFIG_RAMBOOTCOMMAND \
421 "setenv rootdev /dev/ram;" \
422 "run setbootargs;" \
423 "tftp $ramdiskaddr $ramdiskfile;" \
424 "tftp $loadaddr $bootfile;" \
425 "tftp $fdtaddr $fdtfile;" \
426 "bootm $loadaddr $ramdiskaddr $fdtaddr"
427
Kim Phillips1cb07e62008-01-16 00:38:05 -0600428#endif /* __CONFIG_H */