blob: 33d4ced92f79a633e19f836d8ba39df76961fd1e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Kim Phillips1cb07e62008-01-16 00:38:05 -06002/*
3 * Copyright (C) 2007 Freescale Semiconductor, Inc.
4 * Kevin Lam <kevin.lam@freescale.com>
5 * Joe D'Abbraccio <joe.d'abbraccio@freescale.com>
Kim Phillips1cb07e62008-01-16 00:38:05 -06006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
13 */
14#define CONFIG_E300 1 /* E300 family */
Kim Phillips1cb07e62008-01-16 00:38:05 -060015
Anton Vorontsov3628a932009-06-10 00:25:30 +040016#define CONFIG_HWCONFIG
Timur Tabi3e1d49a2008-02-08 13:15:55 -060017
18/*
19 * On-board devices
20 */
Timur Tabi3e1d49a2008-02-08 13:15:55 -060021#define CONFIG_VSC7385_ENET
22
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023/* System performance - define the value i.e. CONFIG_SYS_XXX
Kim Phillips1cb07e62008-01-16 00:38:05 -060024*/
25
Kim Phillips1cb07e62008-01-16 00:38:05 -060026/* System Clock Configuration Register */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020027#define CONFIG_SYS_SCCR_TSEC1CM 1 /* eTSEC1 clock mode (0-3) */
28#define CONFIG_SYS_SCCR_TSEC2CM 1 /* eTSEC2 clock mode (0-3) */
Joe Hershberger93831bb2011-10-11 23:57:19 -050029#define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* SATA1-4 clock mode (0-3) */
Kim Phillips1cb07e62008-01-16 00:38:05 -060030
31/*
32 * System IO Config
33 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020034#define CONFIG_SYS_SICRH 0x08200000
35#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips1cb07e62008-01-16 00:38:05 -060036
37/*
38 * Output Buffer Impedance
39 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020040#define CONFIG_SYS_OBIR 0x30100000
Kim Phillips1cb07e62008-01-16 00:38:05 -060041
42/*
Timur Tabi3e1d49a2008-02-08 13:15:55 -060043 * Device configurations
44 */
45
46/* Vitesse 7385 */
47
48#ifdef CONFIG_VSC7385_ENET
49
50#define CONFIG_TSEC2
51
52/* The flash address and size of the VSC7385 firmware image */
53#define CONFIG_VSC7385_IMAGE 0xFE7FE000
54#define CONFIG_VSC7385_IMAGE_SIZE 8192
55
56#endif
57
58/*
Kim Phillips1cb07e62008-01-16 00:38:05 -060059 * DDR Setup
60 */
Mario Sixc9f92772019-01-21 09:18:15 +010061#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* DDR is system memory */
62#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_SDRAM_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL 0x03000000
64#define CONFIG_SYS_83XX_DDR_USES_CS0
Kim Phillips1cb07e62008-01-16 00:38:05 -060065
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN | DDRCDR_ODT | DDRCDR_Q_DRN)
Kim Phillips1cb07e62008-01-16 00:38:05 -060067
68#undef CONFIG_DDR_ECC /* support DDR ECC function */
69#undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
70
71#undef CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
72
73/*
74 * Manually set up DDR parameters
75 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020076#define CONFIG_SYS_DDR_SIZE 256 /* MB */
Joe Hershbergercc03b802011-10-11 23:57:29 -050077#define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
78#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
79 | CSCONFIG_ODT_WR_ONLY_CURRENT \
80 | CSCONFIG_ROW_BIT_13 \
81 | CSCONFIG_COL_BIT_10)
Kim Phillips1cb07e62008-01-16 00:38:05 -060082
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020083#define CONFIG_SYS_DDR_TIMING_3 0x00000000
84#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
Kim Phillips1cb07e62008-01-16 00:38:05 -060085 | (0 << TIMING_CFG0_WRT_SHIFT) \
86 | (0 << TIMING_CFG0_RRT_SHIFT) \
87 | (0 << TIMING_CFG0_WWT_SHIFT) \
88 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
89 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
90 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
91 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -060092 /* 0x00260802 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
Kim Phillips1cb07e62008-01-16 00:38:05 -060094 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
95 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
96 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
97 | (13 << TIMING_CFG1_REFREC_SHIFT) \
98 | (3 << TIMING_CFG1_WRREC_SHIFT) \
99 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
100 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -0600101 /* 0x3937d322 */
Joe Hershbergercc03b802011-10-11 23:57:29 -0500102#define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
103 | (5 << TIMING_CFG2_CPO_SHIFT) \
104 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
105 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
106 | (3 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
107 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
108 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
109 /* 0x02984cc8 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600110
Kim Phillips5202ba32009-08-21 16:33:15 -0500111#define CONFIG_SYS_DDR_INTERVAL ((1024 << SDRAM_INTERVAL_REFINT_SHIFT) \
112 | (0 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Kim Phillips1cb07e62008-01-16 00:38:05 -0600113 /* 0x06090100 */
114
115#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershberger93831bb2011-10-11 23:57:19 -0500116#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500117 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
118 | SDRAM_CFG_32_BE \
119 | SDRAM_CFG_2T_EN)
120 /* 0x43088000 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600121#else
Joe Hershberger93831bb2011-10-11 23:57:19 -0500122#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Joe Hershbergercc03b802011-10-11 23:57:29 -0500123 | SDRAM_CFG_SDRAM_TYPE_DDR2)
Joe Hershberger93831bb2011-10-11 23:57:19 -0500124 /* 0x43000000 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600125#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
Kim Phillips5202ba32009-08-21 16:33:15 -0500127#define CONFIG_SYS_DDR_MODE ((0x0406 << SDRAM_MODE_ESD_SHIFT) \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500128 | (0x0442 << SDRAM_MODE_SD_SHIFT))
129 /* 0x04400442 */ /* DDR400 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_DDR_MODE2 0x00000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600131
132/*
133 * Memory test
134 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
136#define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
137#define CONFIG_SYS_MEMTEST_END 0x0ef70010
Kim Phillips1cb07e62008-01-16 00:38:05 -0600138
139/*
140 * The reserved memory
141 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200142#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600143
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
145#define CONFIG_SYS_RAMBOOT
Kim Phillips1cb07e62008-01-16 00:38:05 -0600146#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200147#undef CONFIG_SYS_RAMBOOT
Kim Phillips1cb07e62008-01-16 00:38:05 -0600148#endif
149
Kevin Hao349a0152016-07-08 11:25:14 +0800150#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500151#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600152
153/*
154 * Initial RAM Base Address Setup
155 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_INIT_RAM_LOCK 1
157#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200158#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500159#define CONFIG_SYS_GBL_DATA_OFFSET \
160 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600161
162/*
163 * Local Bus Configuration & Clock Setup
164 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200165#define CONFIG_SYS_LBC_LBCR 0x00000000
Becky Brucedfe6e232010-06-17 11:37:18 -0500166#define CONFIG_FSL_ELBC 1
Kim Phillips1cb07e62008-01-16 00:38:05 -0600167
168/*
169 * FLASH on the Local Bus
170 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
172#define CONFIG_SYS_FLASH_SIZE 8 /* max FLASH size is 32M */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600173
Joe Hershberger93831bb2011-10-11 23:57:19 -0500174#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600175
Kim Phillips1cb07e62008-01-16 00:38:05 -0600176
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
178#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600179
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#undef CONFIG_SYS_FLASH_CHECKSUM
181#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
182#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600183
Anton Vorontsovaf170452008-03-24 17:40:23 +0300184/*
185 * NAND Flash on the Local Bus
186 */
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500187#define CONFIG_SYS_NAND_BASE 0xE0600000
Mario Sixc1e29d92019-01-21 09:18:01 +0100188
Mario Sixc1e29d92019-01-21 09:18:01 +0100189
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600190/* Vitesse 7385 */
191
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200192#define CONFIG_SYS_VSC7385_BASE 0xF0000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600193
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600194#ifdef CONFIG_VSC7385_ENET
195
Mario Sixc1e29d92019-01-21 09:18:01 +0100196
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600197#endif
198
Kim Phillips1cb07e62008-01-16 00:38:05 -0600199/*
200 * Serial Port
201 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_NS16550_SERIAL
203#define CONFIG_SYS_NS16550_REG_SIZE 1
204#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600205
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500207 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips1cb07e62008-01-16 00:38:05 -0600208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
210#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600211
Anton Vorontsov2b3c0042008-03-24 17:40:43 +0300212/* SERDES */
213#define CONFIG_FSL_SERDES
214#define CONFIG_FSL_SERDES1 0xe3000
215#define CONFIG_FSL_SERDES2 0xe3100
216
Kim Phillips1cb07e62008-01-16 00:38:05 -0600217/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +0200218#define CONFIG_SYS_I2C
219#define CONFIG_SYS_I2C_FSL
220#define CONFIG_SYS_FSL_I2C_SPEED 400000
221#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
222#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
223#define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
Kim Phillips1cb07e62008-01-16 00:38:05 -0600224
225/*
226 * Config on-board RTC
227 */
228#define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200229#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600230
231/*
232 * General PCI
233 * Addresses are mapped 1-1.
234 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500235#define CONFIG_SYS_PCI_MEM_BASE 0x80000000
236#define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
237#define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
239#define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
240#define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
241#define CONFIG_SYS_PCI_IO_BASE 0x00000000
242#define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
243#define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600244
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
246#define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
247#define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600248
Anton Vorontsov45a30ee2009-02-19 18:20:52 +0300249#define CONFIG_SYS_PCIE1_BASE 0xA0000000
250#define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
251#define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
252#define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
253#define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
254#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
255#define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
256#define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
257#define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
258
259#define CONFIG_SYS_PCIE2_BASE 0xC0000000
260#define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
261#define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
262#define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
263#define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
264#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
265#define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
266#define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
267#define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
268
Kim Phillips1cb07e62008-01-16 00:38:05 -0600269#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000270#define CONFIG_PCI_INDIRECT_BRIDGE
Kim Phillips1cb07e62008-01-16 00:38:05 -0600271
Kim Phillips1cb07e62008-01-16 00:38:05 -0600272#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600274#endif /* CONFIG_PCI */
275
Kim Phillips1cb07e62008-01-16 00:38:05 -0600276/*
277 * TSEC
278 */
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600279#ifdef CONFIG_TSEC_ENET
Kim Phillips1cb07e62008-01-16 00:38:05 -0600280
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600281#define CONFIG_GMII /* MII PHY management */
282
283#define CONFIG_TSEC1
284
285#ifdef CONFIG_TSEC1
286#define CONFIG_HAS_ETH0
Kim Phillips1cb07e62008-01-16 00:38:05 -0600287#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600289#define TSEC1_PHY_ADDR 2
Kim Phillips1cb07e62008-01-16 00:38:05 -0600290#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Kim Phillips1cb07e62008-01-16 00:38:05 -0600291#define TSEC1_PHYIDX 0
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600292#endif
Kim Phillips1cb07e62008-01-16 00:38:05 -0600293
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600294#ifdef CONFIG_TSEC2
295#define CONFIG_HAS_ETH1
296#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600298#define TSEC2_PHY_ADDR 0x1c
299#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
300#define TSEC2_PHYIDX 0
301#endif
Kim Phillips1cb07e62008-01-16 00:38:05 -0600302
303/* Options are: TSEC[0-1] */
304#define CONFIG_ETHPRIME "TSEC0"
305
Timur Tabi3e1d49a2008-02-08 13:15:55 -0600306#endif
307
Kim Phillips1cb07e62008-01-16 00:38:05 -0600308/*
Kim Phillips0daba0e2008-03-28 14:31:23 -0500309 * SATA
310 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kim Phillips0daba0e2008-03-28 14:31:23 -0500312#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200313#define CONFIG_SYS_SATA1_OFFSET 0x18000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500314#define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
315#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500316#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#define CONFIG_SYS_SATA2_OFFSET 0x19000
Joe Hershberger93831bb2011-10-11 23:57:19 -0500318#define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
319#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kim Phillips0daba0e2008-03-28 14:31:23 -0500320
321#ifdef CONFIG_FSL_SATA
322#define CONFIG_LBA48
Kim Phillips0daba0e2008-03-28 14:31:23 -0500323#endif
324
325/*
Kim Phillips1cb07e62008-01-16 00:38:05 -0600326 * Environment
327 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200328#ifndef CONFIG_SYS_RAMBOOT
Joe Hershberger93831bb2011-10-11 23:57:19 -0500329 #define CONFIG_ENV_ADDR \
330 (CONFIG_SYS_MONITOR_BASE+CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200331 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) for env */
332 #define CONFIG_ENV_SIZE 0x4000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600333#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200334 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200335 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600336#endif
337
338#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200339#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600340
341/*
342 * BOOTP options
343 */
344#define CONFIG_BOOTP_BOOTFILESIZE
Kim Phillips1cb07e62008-01-16 00:38:05 -0600345
Kim Phillips1cb07e62008-01-16 00:38:05 -0600346/*
347 * Command line configuration.
348 */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600349
Kim Phillips1cb07e62008-01-16 00:38:05 -0600350#undef CONFIG_WATCHDOG /* watchdog disabled */
351
Anton Vorontsov3628a932009-06-10 00:25:30 +0400352#ifdef CONFIG_MMC
Chenhui Zhao025eab02011-01-04 17:23:05 +0800353#define CONFIG_FSL_ESDHC_PIN_MUX
Anton Vorontsov3628a932009-06-10 00:25:30 +0400354#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
Anton Vorontsov3628a932009-06-10 00:25:30 +0400355#endif
356
Kim Phillips1cb07e62008-01-16 00:38:05 -0600357/*
358 * Miscellaneous configurable options
359 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500360#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600361
Kim Phillips1cb07e62008-01-16 00:38:05 -0600362/*
363 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700364 * have to be in the first 256 MB of memory, since this is
Kim Phillips1cb07e62008-01-16 00:38:05 -0600365 * the maximum mapped by the Linux kernel during initialization.
366 */
Joe Hershberger93831bb2011-10-11 23:57:19 -0500367#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
Kevin Hao9c747962016-07-08 11:25:15 +0800368#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600369
Kim Phillips1cb07e62008-01-16 00:38:05 -0600370#if defined(CONFIG_CMD_KGDB)
371#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Kim Phillips1cb07e62008-01-16 00:38:05 -0600372#endif
373
374/*
375 * Environment Configuration
376 */
377#define CONFIG_ENV_OVERWRITE
378
Anton Vorontsov07e60912008-03-14 23:20:18 +0300379#define CONFIG_HAS_FSL_DR_USB
Nikhil Badolac4cff522014-10-20 16:31:01 +0530380#define CONFIG_USB_EHCI_FSL
381#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Anton Vorontsov07e60912008-03-14 23:20:18 +0300382
Joe Hershberger93831bb2011-10-11 23:57:19 -0500383#define CONFIG_NETDEV "eth1"
Kim Phillips1cb07e62008-01-16 00:38:05 -0600384
Mario Six790d8442018-03-28 14:38:20 +0200385#define CONFIG_HOSTNAME "mpc837x_rdb"
Joe Hershberger257ff782011-10-13 13:03:47 +0000386#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershberger93831bb2011-10-11 23:57:19 -0500387#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000388#define CONFIG_BOOTFILE "uImage"
Joe Hershberger93831bb2011-10-11 23:57:19 -0500389 /* U-Boot image on TFTP server */
390#define CONFIG_UBOOTPATH "u-boot.bin"
391#define CONFIG_FDTFILE "mpc8379_rdb.dtb"
Kim Phillips1cb07e62008-01-16 00:38:05 -0600392
Joe Hershberger93831bb2011-10-11 23:57:19 -0500393 /* default location for tftp and bootm */
394#define CONFIG_LOADADDR 800000
Kim Phillips1cb07e62008-01-16 00:38:05 -0600395
Kim Phillips1cb07e62008-01-16 00:38:05 -0600396#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500397 "netdev=" CONFIG_NETDEV "\0" \
398 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600399 "tftpflash=tftp $loadaddr $uboot;" \
Marek Vasut0b3176c2012-09-23 17:41:24 +0200400 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
401 " +$filesize; " \
402 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
403 " +$filesize; " \
404 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
405 " $filesize; " \
406 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
407 " +$filesize; " \
408 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
409 " $filesize\0" \
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500410 "fdtaddr=780000\0" \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500411 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600412 "ramdiskaddr=1000000\0" \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500413 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600414 "console=ttyS0\0" \
415 "setbootargs=setenv bootargs " \
416 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
417 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger93831bb2011-10-11 23:57:19 -0500418 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
419 "$netdev:off " \
Kim Phillips1cb07e62008-01-16 00:38:05 -0600420 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
421
422#define CONFIG_NFSBOOTCOMMAND \
423 "setenv rootdev /dev/nfs;" \
424 "run setbootargs;" \
425 "run setipargs;" \
426 "tftp $loadaddr $bootfile;" \
427 "tftp $fdtaddr $fdtfile;" \
428 "bootm $loadaddr - $fdtaddr"
429
430#define CONFIG_RAMBOOTCOMMAND \
431 "setenv rootdev /dev/ram;" \
432 "run setbootargs;" \
433 "tftp $ramdiskaddr $ramdiskfile;" \
434 "tftp $loadaddr $bootfile;" \
435 "tftp $fdtaddr $fdtfile;" \
436 "bootm $loadaddr $ramdiskaddr $fdtaddr"
437
Kim Phillips1cb07e62008-01-16 00:38:05 -0600438#endif /* __CONFIG_H */