wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2004 Picture Elements, Inc. |
| 3 | * Stephen Williams (XXXXXXXXXXXXXXXX) |
| 4 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 6 | */ |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 7 | |
| 8 | /* |
| 9 | * The Xilinx SystemACE chip support is activated by defining |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 10 | * CONFIG_SYSTEMACE to turn on support, and CONFIG_SYS_SYSTEMACE_BASE |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 11 | * to set the base address of the device. This code currently |
| 12 | * assumes that the chip is connected via a byte-wide bus. |
| 13 | * |
| 14 | * The CONFIG_SYSTEMACE also adds to fat support the device class |
| 15 | * "ace" that allows the user to execute "fatls ace 0" and the |
| 16 | * like. This works by making the systemace_get_dev function |
| 17 | * available to cmd_fat.c:get_dev and filling in a block device |
| 18 | * description that has all the bits needed for FAT support to |
| 19 | * read sectors. |
Wolfgang Denk | eb95c85 | 2005-08-10 15:14:32 +0200 | [diff] [blame] | 20 | * |
Wolfgang Denk | fdb87ed | 2005-08-07 23:55:50 +0200 | [diff] [blame] | 21 | * According to Xilinx technical support, before accessing the |
| 22 | * SystemACE CF you need to set the following control bits: |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 23 | * FORCECFGMODE : 1 |
| 24 | * CFGMODE : 0 |
| 25 | * CFGSTART : 0 |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 26 | */ |
| 27 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 28 | #include <common.h> |
| 29 | #include <command.h> |
Simon Glass | 66014ef | 2016-05-01 11:36:31 -0600 | [diff] [blame] | 30 | #include <dm.h> |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 31 | #include <part.h> |
| 32 | #include <asm/io.h> |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 33 | |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 34 | /* |
| 35 | * The ace_readw and writew functions read/write 16bit words, but the |
| 36 | * offset value is the BYTE offset as most used in the Xilinx |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 37 | * datasheet for the SystemACE chip. The CONFIG_SYS_SYSTEMACE_BASE is defined |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 38 | * to be the base address for the chip, usually in the local |
| 39 | * peripheral bus. |
| 40 | */ |
Michal Simek | a39809c | 2012-07-04 12:09:45 +0200 | [diff] [blame] | 41 | |
| 42 | static u32 base = CONFIG_SYS_SYSTEMACE_BASE; |
| 43 | static u32 width = CONFIG_SYS_SYSTEMACE_WIDTH; |
| 44 | |
| 45 | static void ace_writew(u16 val, unsigned off) |
| 46 | { |
| 47 | if (width == 8) { |
wdenk | 57bfdd4 | 2004-09-29 22:55:14 +0000 | [diff] [blame] | 48 | #if !defined(__BIG_ENDIAN) |
Michal Simek | a39809c | 2012-07-04 12:09:45 +0200 | [diff] [blame] | 49 | writeb(val >> 8, base + off); |
| 50 | writeb(val, base + off + 1); |
wdenk | 57bfdd4 | 2004-09-29 22:55:14 +0000 | [diff] [blame] | 51 | #else |
Michal Simek | a39809c | 2012-07-04 12:09:45 +0200 | [diff] [blame] | 52 | writeb(val, base + off); |
| 53 | writeb(val >> 8, base + off + 1); |
wdenk | 57bfdd4 | 2004-09-29 22:55:14 +0000 | [diff] [blame] | 54 | #endif |
Alexey Brodkin | 4862ffa | 2013-01-03 13:35:23 +0400 | [diff] [blame] | 55 | } else |
| 56 | out16(base + off, val); |
Michal Simek | a39809c | 2012-07-04 12:09:45 +0200 | [diff] [blame] | 57 | } |
| 58 | |
| 59 | static u16 ace_readw(unsigned off) |
| 60 | { |
| 61 | if (width == 8) { |
| 62 | #if !defined(__BIG_ENDIAN) |
| 63 | return (readb(base + off) << 8) | readb(base + off + 1); |
wdenk | 57bfdd4 | 2004-09-29 22:55:14 +0000 | [diff] [blame] | 64 | #else |
Michal Simek | a39809c | 2012-07-04 12:09:45 +0200 | [diff] [blame] | 65 | return readb(base + off) | (readb(base + off + 1) << 8); |
wdenk | 57bfdd4 | 2004-09-29 22:55:14 +0000 | [diff] [blame] | 66 | #endif |
Michal Simek | a39809c | 2012-07-04 12:09:45 +0200 | [diff] [blame] | 67 | } |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 68 | |
Michal Simek | a39809c | 2012-07-04 12:09:45 +0200 | [diff] [blame] | 69 | return in16(base + off); |
| 70 | } |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 71 | |
Simon Glass | 66014ef | 2016-05-01 11:36:31 -0600 | [diff] [blame] | 72 | #ifndef CONFIG_BLK |
Simon Glass | e339475 | 2016-02-29 15:25:34 -0700 | [diff] [blame] | 73 | static struct blk_desc systemace_dev = { 0 }; |
Simon Glass | 66014ef | 2016-05-01 11:36:31 -0600 | [diff] [blame] | 74 | #endif |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 75 | |
| 76 | static int get_cf_lock(void) |
| 77 | { |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 78 | int retry = 10; |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 79 | |
| 80 | /* CONTROLREG = LOCKREG */ |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 81 | unsigned val = ace_readw(0x18); |
| 82 | val |= 0x0002; |
| 83 | ace_writew((val & 0xffff), 0x18); |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 84 | |
| 85 | /* Wait for MPULOCK in STATUSREG[15:0] */ |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 86 | while (!(ace_readw(0x04) & 0x0002)) { |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 87 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 88 | if (retry < 0) |
| 89 | return -1; |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 90 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 91 | udelay(100000); |
| 92 | retry -= 1; |
| 93 | } |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 94 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 95 | return 0; |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 96 | } |
| 97 | |
| 98 | static void release_cf_lock(void) |
| 99 | { |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 100 | unsigned val = ace_readw(0x18); |
| 101 | val &= ~(0x0002); |
| 102 | ace_writew((val & 0xffff), 0x18); |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 103 | } |
| 104 | |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 105 | /* |
| 106 | * This function is called (by dereferencing the block_read pointer in |
| 107 | * the dev_desc) to read blocks of data. The return value is the |
| 108 | * number of blocks read. A zero return indicates an error. |
| 109 | */ |
Simon Glass | 66014ef | 2016-05-01 11:36:31 -0600 | [diff] [blame] | 110 | #ifdef CONFIG_BLK |
| 111 | static unsigned long systemace_read(struct udevice *dev, unsigned long start, |
| 112 | lbaint_t blkcnt, void *buffer) |
| 113 | #else |
Simon Glass | e339475 | 2016-02-29 15:25:34 -0700 | [diff] [blame] | 114 | static unsigned long systemace_read(struct blk_desc *block_dev, |
Stephen Warren | e73f296 | 2015-12-07 11:38:48 -0700 | [diff] [blame] | 115 | unsigned long start, lbaint_t blkcnt, |
| 116 | void *buffer) |
Simon Glass | 66014ef | 2016-05-01 11:36:31 -0600 | [diff] [blame] | 117 | #endif |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 118 | { |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 119 | int retry; |
| 120 | unsigned blk_countdown; |
Grant Likely | 2089cab | 2007-02-20 09:05:45 +0100 | [diff] [blame] | 121 | unsigned char *dp = buffer; |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 122 | unsigned val; |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 123 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 124 | if (get_cf_lock() < 0) { |
| 125 | unsigned status = ace_readw(0x04); |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 126 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 127 | /* If CFDETECT is false, card is missing. */ |
| 128 | if (!(status & 0x0010)) { |
| 129 | printf("** CompactFlash card not present. **\n"); |
| 130 | return 0; |
| 131 | } |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 132 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 133 | printf("**** ACE locked away from me (STATUSREG=%04x)\n", |
| 134 | status); |
| 135 | return 0; |
| 136 | } |
wdenk | 372f030 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 137 | #ifdef DEBUG_SYSTEMACE |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 138 | printf("... systemace read %lu sectors at %lu\n", blkcnt, start); |
wdenk | 372f030 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 139 | #endif |
| 140 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 141 | retry = 2000; |
| 142 | for (;;) { |
| 143 | val = ace_readw(0x04); |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 144 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 145 | /* If CFDETECT is false, card is missing. */ |
| 146 | if (!(val & 0x0010)) { |
| 147 | printf("**** ACE CompactFlash not found.\n"); |
| 148 | release_cf_lock(); |
| 149 | return 0; |
| 150 | } |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 151 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 152 | /* If RDYFORCMD, then we are ready to go. */ |
| 153 | if (val & 0x0100) |
| 154 | break; |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 155 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 156 | if (retry < 0) { |
| 157 | printf("**** SystemACE not ready.\n"); |
| 158 | release_cf_lock(); |
| 159 | return 0; |
| 160 | } |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 161 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 162 | udelay(1000); |
| 163 | retry -= 1; |
| 164 | } |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 165 | |
wdenk | 372f030 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 166 | /* The SystemACE can only transfer 256 sectors at a time, so |
| 167 | limit the current chunk of sectors. The blk_countdown |
| 168 | variable is the number of sectors left to transfer. */ |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 169 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 170 | blk_countdown = blkcnt; |
| 171 | while (blk_countdown > 0) { |
| 172 | unsigned trans = blk_countdown; |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 173 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 174 | if (trans > 256) |
| 175 | trans = 256; |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 176 | |
wdenk | 372f030 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 177 | #ifdef DEBUG_SYSTEMACE |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 178 | printf("... transfer %lu sector in a chunk\n", trans); |
wdenk | 372f030 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 179 | #endif |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 180 | /* Write LBA block address */ |
| 181 | ace_writew((start >> 0) & 0xffff, 0x10); |
Stefan Roese | 51c8dde | 2007-02-20 13:17:42 +0100 | [diff] [blame] | 182 | ace_writew((start >> 16) & 0x0fff, 0x12); |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 183 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 184 | /* NOTE: in the Write Sector count below, a count of 0 |
| 185 | causes a transfer of 256, so &0xff gives the right |
| 186 | value for whatever transfer count we want. */ |
wdenk | 372f030 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 187 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 188 | /* Write sector count | ReadMemCardData. */ |
| 189 | ace_writew((trans & 0xff) | 0x0300, 0x14); |
wdenk | 372f030 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 190 | |
Wolfgang Denk | 870c5c4 | 2007-05-16 00:13:33 +0200 | [diff] [blame] | 191 | /* |
Michal Simek | 562ce29 | 2007-04-21 21:07:22 +0200 | [diff] [blame] | 192 | * For FPGA configuration via SystemACE is reset unacceptable |
| 193 | * CFGDONE bit in STATUSREG is not set to 1. |
| 194 | */ |
| 195 | #ifndef SYSTEMACE_CONFIG_FPGA |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 196 | /* Reset the configruation controller */ |
| 197 | val = ace_readw(0x18); |
| 198 | val |= 0x0080; |
| 199 | ace_writew(val, 0x18); |
Michal Simek | 562ce29 | 2007-04-21 21:07:22 +0200 | [diff] [blame] | 200 | #endif |
Wolfgang Denk | fdb87ed | 2005-08-07 23:55:50 +0200 | [diff] [blame] | 201 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 202 | retry = trans * 16; |
| 203 | while (retry > 0) { |
| 204 | int idx; |
wdenk | 372f030 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 205 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 206 | /* Wait for buffer to become ready. */ |
| 207 | while (!(ace_readw(0x04) & 0x0020)) { |
| 208 | udelay(100); |
| 209 | } |
wdenk | 372f030 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 210 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 211 | /* Read 16 words of 2bytes from the sector buffer. */ |
| 212 | for (idx = 0; idx < 16; idx += 1) { |
| 213 | unsigned short val = ace_readw(0x40); |
| 214 | *dp++ = val & 0xff; |
| 215 | *dp++ = (val >> 8) & 0xff; |
| 216 | } |
wdenk | 372f030 | 2004-02-27 08:21:54 +0000 | [diff] [blame] | 217 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 218 | retry -= 1; |
| 219 | } |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 220 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 221 | /* Clear the configruation controller reset */ |
| 222 | val = ace_readw(0x18); |
| 223 | val &= ~0x0080; |
| 224 | ace_writew(val, 0x18); |
Wolfgang Denk | fdb87ed | 2005-08-07 23:55:50 +0200 | [diff] [blame] | 225 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 226 | /* Count the blocks we transfer this time. */ |
| 227 | start += trans; |
| 228 | blk_countdown -= trans; |
| 229 | } |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 230 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 231 | release_cf_lock(); |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 232 | |
Grant Likely | 715a70b | 2007-02-20 09:05:16 +0100 | [diff] [blame] | 233 | return blkcnt; |
wdenk | ef89394 | 2004-02-23 16:11:30 +0000 | [diff] [blame] | 234 | } |
Simon Glass | f415a29 | 2016-05-01 11:36:04 -0600 | [diff] [blame] | 235 | |
Simon Glass | 66014ef | 2016-05-01 11:36:31 -0600 | [diff] [blame] | 236 | #ifdef CONFIG_BLK |
| 237 | static int systemace_bind(struct udevice *dev) |
| 238 | { |
| 239 | struct blk_desc *bdesc; |
| 240 | struct udevice *bdev; |
| 241 | int ret; |
| 242 | |
| 243 | ret = blk_create_devicef(dev, "systemace_blk", "blk", IF_TYPE_SYSTEMACE, |
| 244 | -1, 512, 0, &bdev); |
| 245 | if (ret) { |
| 246 | debug("Cannot create block device\n"); |
| 247 | return ret; |
| 248 | } |
| 249 | bdesc = dev_get_uclass_platdata(bdev); |
| 250 | bdesc->removable = 1; |
| 251 | bdesc->part_type = PART_TYPE_UNKNOWN; |
| 252 | bdesc->log2blksz = LOG2(bdesc->blksz); |
| 253 | |
| 254 | /* Ensure the correct bus mode (8/16 bits) gets enabled */ |
| 255 | ace_writew(width == 8 ? 0 : 0x0001, 0); |
| 256 | |
| 257 | return 0; |
| 258 | } |
| 259 | |
| 260 | static const struct blk_ops systemace_blk_ops = { |
| 261 | .read = systemace_read, |
| 262 | }; |
| 263 | |
| 264 | U_BOOT_DRIVER(systemace_blk) = { |
| 265 | .name = "systemace_blk", |
| 266 | .id = UCLASS_BLK, |
| 267 | .ops = &systemace_blk_ops, |
| 268 | .bind = systemace_bind, |
| 269 | }; |
| 270 | #else |
Simon Glass | 5fd962e | 2016-05-01 11:36:30 -0600 | [diff] [blame] | 271 | static int systemace_get_dev(int dev, struct blk_desc **descp) |
| 272 | { |
| 273 | /* The first time through this, the systemace_dev object is |
| 274 | not yet initialized. In that case, fill it in. */ |
| 275 | if (systemace_dev.blksz == 0) { |
| 276 | systemace_dev.if_type = IF_TYPE_UNKNOWN; |
| 277 | systemace_dev.devnum = 0; |
| 278 | systemace_dev.part_type = PART_TYPE_UNKNOWN; |
| 279 | systemace_dev.type = DEV_TYPE_HARDDISK; |
| 280 | systemace_dev.blksz = 512; |
| 281 | systemace_dev.log2blksz = LOG2(systemace_dev.blksz); |
| 282 | systemace_dev.removable = 1; |
| 283 | systemace_dev.block_read = systemace_read; |
| 284 | |
| 285 | /* |
| 286 | * Ensure the correct bus mode (8/16 bits) gets enabled |
| 287 | */ |
| 288 | ace_writew(width == 8 ? 0 : 0x0001, 0); |
| 289 | |
| 290 | part_init(&systemace_dev); |
| 291 | } |
| 292 | *descp = &systemace_dev; |
| 293 | |
| 294 | return 0; |
| 295 | } |
| 296 | |
Simon Glass | f415a29 | 2016-05-01 11:36:04 -0600 | [diff] [blame] | 297 | U_BOOT_LEGACY_BLK(systemace) = { |
| 298 | .if_typename = "ace", |
| 299 | .if_type = IF_TYPE_SYSTEMACE, |
| 300 | .max_devs = 1, |
Simon Glass | 64b5c10 | 2016-05-01 11:36:18 -0600 | [diff] [blame] | 301 | .get_dev = systemace_get_dev, |
Simon Glass | f415a29 | 2016-05-01 11:36:04 -0600 | [diff] [blame] | 302 | }; |
Simon Glass | 66014ef | 2016-05-01 11:36:31 -0600 | [diff] [blame] | 303 | #endif |