blob: 887ec6a66bba5a28a03bd9fbc8aabb874bbbe8b0 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -04002/*
3 * (C) Copyright 2010
4 * ISEE 2007 SL, <www.iseebcn.com>
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -04005 */
6#include <common.h>
Simon Glass5e6201b2019-08-01 09:46:51 -06007#include <env.h>
Simon Glass97589732020-05-10 11:40:02 -06008#include <init.h>
Simon Glass9bc15642020-02-03 07:36:16 -07009#include <malloc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060010#include <net.h>
Enric Balletbo i Serraa66c8872015-01-28 15:01:32 +010011#include <status_led.h>
Simon Glassbc0f4ea2014-10-22 21:37:15 -060012#include <dm.h>
13#include <ns16550.h>
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040014#include <twl4030.h>
Javier Martinez Canillase9b14522012-12-27 01:35:56 +000015#include <netdev.h>
Ladislav Michlac870362016-07-12 20:28:34 +020016#include <spl.h>
Sanjeev Premi7b3dc822011-09-08 10:51:01 -040017#include <asm/gpio.h>
Javier Martinez Canillase9b14522012-12-27 01:35:56 +000018#include <asm/io.h>
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040019#include <asm/arch/mem.h>
Enric Balletbo i Serrada898a92010-11-04 15:34:33 -040020#include <asm/arch/mmc_host_def.h>
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040021#include <asm/arch/mux.h>
22#include <asm/arch/sys_proto.h>
Ladislav Michlc44e29f2016-07-12 20:28:33 +020023#include <linux/mtd/mtd.h>
Masahiro Yamada2b7a8732017-11-30 13:45:24 +090024#include <linux/mtd/rawnand.h>
Ladislav Michl3e349282016-07-12 20:28:31 +020025#include <linux/mtd/onenand.h>
26#include <jffs2/load_kernel.h>
Ladislav Michlbe8e06d2017-01-09 11:21:06 +010027#include <mtd_node.h>
28#include <fdt_support.h>
Javier Martinez Canillase9b14522012-12-27 01:35:56 +000029#include "igep00x0.h"
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040030
Simon Glassbc0f4ea2014-10-22 21:37:15 -060031static const struct ns16550_platdata igep_serial = {
Adam Fordd1e22fa2016-03-07 21:08:49 -060032 .base = OMAP34XX_UART3,
33 .reg_shift = 2,
Heiko Schocher06f108e2017-01-18 08:05:49 +010034 .clock = V_NS16550_CLK,
35 .fcr = UART_FCR_DEFVAL,
Simon Glassbc0f4ea2014-10-22 21:37:15 -060036};
37
38U_BOOT_DEVICE(igep_uart) = {
Thomas Chou52ac4432015-11-19 21:48:12 +080039 "ns16550_serial",
Simon Glassbc0f4ea2014-10-22 21:37:15 -060040 &igep_serial
41};
42
Pau Pajuelo4ddc3092017-08-17 03:09:14 +020043/*
44 * Routine: get_board_revision
45 * Description: GPIO_28 and GPIO_129 are used to read board and revision from
46 * IGEP00x0 boards. First of all, it is necessary to reset USB transceiver from
47 * IGEP0030 in order to read GPIO_IGEP00X0_BOARD_DETECTION correctly, because
48 * this functionality is shared by USB HOST.
49 * Once USB reset is applied, U-boot configures these pins as input pullup to
50 * detect board and revision:
51 * IGEP0020-RF = 0b00
52 * IGEP0020-RC = 0b01
53 * IGEP0030-RG = 0b10
54 * IGEP0030-RE = 0b11
55 */
56static int get_board_revision(void)
57{
58 int revision;
59
60 gpio_request(IGEP0030_USB_TRANSCEIVER_RESET,
61 "igep0030_usb_transceiver_reset");
62 gpio_direction_output(IGEP0030_USB_TRANSCEIVER_RESET, 0);
63
64 gpio_request(GPIO_IGEP00X0_BOARD_DETECTION, "igep00x0_board_detection");
65 gpio_direction_input(GPIO_IGEP00X0_BOARD_DETECTION);
66 revision = 2 * gpio_get_value(GPIO_IGEP00X0_BOARD_DETECTION);
67 gpio_free(GPIO_IGEP00X0_BOARD_DETECTION);
68
69 gpio_request(GPIO_IGEP00X0_REVISION_DETECTION,
70 "igep00x0_revision_detection");
71 gpio_direction_input(GPIO_IGEP00X0_REVISION_DETECTION);
72 revision = revision + gpio_get_value(GPIO_IGEP00X0_REVISION_DETECTION);
73 gpio_free(GPIO_IGEP00X0_REVISION_DETECTION);
74
75 gpio_free(IGEP0030_USB_TRANSCEIVER_RESET);
76
77 return revision;
78}
79
Ladislav Michl3e349282016-07-12 20:28:31 +020080int onenand_board_init(struct mtd_info *mtd)
81{
82 if (gpmc_cs0_flash == MTD_DEV_TYPE_ONENAND) {
83 struct onenand_chip *this = mtd->priv;
84 this->base = (void *)CONFIG_SYS_ONENAND_BASE;
85 return 0;
86 }
87 return 1;
88}
89
Javier Martinez Canillase9b14522012-12-27 01:35:56 +000090#if defined(CONFIG_CMD_NET)
Ladislav Michl6399e5e2016-01-04 23:07:59 +010091static void reset_net_chip(int gpio)
92{
93 if (!gpio_request(gpio, "eth nrst")) {
94 gpio_direction_output(gpio, 1);
95 udelay(1);
96 gpio_set_value(gpio, 0);
97 udelay(40);
98 gpio_set_value(gpio, 1);
99 mdelay(10);
100 }
101}
102
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400103/*
104 * Routine: setup_net_chip
105 * Description: Setting up the configuration GPMC registers specific to the
106 * Ethernet hardware.
107 */
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400108static void setup_net_chip(void)
109{
110 struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
Ladislav Michl11279dc2016-07-12 20:28:28 +0200111 static const u32 gpmc_lan_config[] = {
112 NET_LAN9221_GPMC_CONFIG1,
113 NET_LAN9221_GPMC_CONFIG2,
114 NET_LAN9221_GPMC_CONFIG3,
115 NET_LAN9221_GPMC_CONFIG4,
116 NET_LAN9221_GPMC_CONFIG5,
117 NET_LAN9221_GPMC_CONFIG6,
118 };
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400119
Ladislav Michl6399e5e2016-01-04 23:07:59 +0100120 enable_gpmc_cs_config(gpmc_lan_config, &gpmc_cfg->cs[5],
121 CONFIG_SMC911X_BASE, GPMC_SIZE_16M);
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400122
123 /* Enable off mode for NWE in PADCONF_GPMC_NWE register */
124 writew(readw(&ctrl_base->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe);
125 /* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */
126 writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe);
127 /* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */
128 writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00,
129 &ctrl_base->gpmc_nadv_ale);
130
Ladislav Michl6399e5e2016-01-04 23:07:59 +0100131 reset_net_chip(64);
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400132}
Ladislav Michl11279dc2016-07-12 20:28:28 +0200133
134int board_eth_init(bd_t *bis)
135{
136#ifdef CONFIG_SMC911X
137 return smc911x_initialize(0, CONFIG_SMC911X_BASE);
138#else
139 return 0;
140#endif
141}
Javier Martinez Canillase9b14522012-12-27 01:35:56 +0000142#else
143static inline void setup_net_chip(void) {}
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400144#endif
145
Ladislav Michlbe8e06d2017-01-09 11:21:06 +0100146#ifdef CONFIG_OF_BOARD_SETUP
Ladislav Michl4e7241a2017-02-19 00:24:49 +0100147static int ft_enable_by_compatible(void *blob, char *compat, int enable)
148{
149 int off = fdt_node_offset_by_compatible(blob, -1, compat);
150 if (off < 0)
151 return off;
152
153 if (enable)
154 fdt_status_okay(blob, off);
155 else
156 fdt_status_disabled(blob, off);
157
158 return 0;
159}
160
Ladislav Michlbe8e06d2017-01-09 11:21:06 +0100161int ft_board_setup(void *blob, bd_t *bd)
162{
163#ifdef CONFIG_FDT_FIXUP_PARTITIONS
Masahiro Yamada20ead6f2018-07-19 16:28:23 +0900164 static const struct node_info nodes[] = {
Ladislav Michlbe8e06d2017-01-09 11:21:06 +0100165 { "ti,omap2-nand", MTD_DEV_TYPE_NAND, },
166 { "ti,omap2-onenand", MTD_DEV_TYPE_ONENAND, },
167 };
168
169 fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
170#endif
Ladislav Michl4e7241a2017-02-19 00:24:49 +0100171 ft_enable_by_compatible(blob, "ti,omap2-nand",
172 gpmc_cs0_flash == MTD_DEV_TYPE_NAND);
173 ft_enable_by_compatible(blob, "ti,omap2-onenand",
174 gpmc_cs0_flash == MTD_DEV_TYPE_ONENAND);
175
Ladislav Michlbe8e06d2017-01-09 11:21:06 +0100176 return 0;
177}
178#endif
179
Pau Pajuelo4ddc3092017-08-17 03:09:14 +0200180void set_led(void)
Javier Martinez Canillas7a0155e2013-08-07 17:53:19 +0200181{
Pau Pajuelo4ddc3092017-08-17 03:09:14 +0200182 switch (get_board_revision()) {
183 case 0:
184 case 1:
185 gpio_request(IGEP0020_GPIO_LED, "igep0020_gpio_led");
186 gpio_direction_output(IGEP0020_GPIO_LED, 1);
Javier Martinez Canillas7a0155e2013-08-07 17:53:19 +0200187 break;
Pau Pajuelo4ddc3092017-08-17 03:09:14 +0200188 case 2:
189 case 3:
190 gpio_request(IGEP0030_GPIO_LED, "igep0030_gpio_led");
191 gpio_direction_output(IGEP0030_GPIO_LED, 0);
192 break;
193 default:
194 /* Should not happen... */
Javier Martinez Canillas7a0155e2013-08-07 17:53:19 +0200195 break;
196 }
197}
198
Pau Pajuelo4ddc3092017-08-17 03:09:14 +0200199void set_boardname(void)
200{
201 char rev[5] = { 'F','C','G','E', };
202 int i = get_board_revision();
203
204 rev[i+1] = 0;
205 env_set("board_rev", rev + i);
206 env_set("board_name", i < 2 ? "igep0020" : "igep0030");
207}
208
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400209/*
210 * Routine: misc_init_r
211 * Description: Configure board specific parts
212 */
213int misc_init_r(void)
214{
Pau Pajuelo4ddc3092017-08-17 03:09:14 +0200215 t2_t *t2_base = (t2_t *)T2_BASE;
216 u32 pbias_lite;
217
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400218 twl4030_power_init();
219
Pau Pajuelo4ddc3092017-08-17 03:09:14 +0200220 /* set VSIM to 1.8V */
221 twl4030_pmrecv_vsel_cfg(TWL4030_PM_RECEIVER_VSIM_DEDICATED,
222 TWL4030_PM_RECEIVER_VSIM_VSEL_18,
223 TWL4030_PM_RECEIVER_VSIM_DEV_GRP,
224 TWL4030_PM_RECEIVER_DEV_GRP_P1);
225
226 /* set up dual-voltage GPIOs to 1.8V */
227 pbias_lite = readl(&t2_base->pbias_lite);
228 pbias_lite &= ~PBIASLITEVMODE1;
229 pbias_lite |= PBIASLITEPWRDNZ1;
230 writel(pbias_lite, &t2_base->pbias_lite);
231 if (get_cpu_family() == CPU_OMAP36XX)
232 writel(readl(OMAP34XX_CTRL_WKUP_CTRL) |
233 OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ,
234 OMAP34XX_CTRL_WKUP_CTRL);
235
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400236 setup_net_chip();
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400237
Paul Kocialkowski6bc318e2015-08-27 19:37:13 +0200238 omap_die_id_display();
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400239
Pau Pajuelo4ddc3092017-08-17 03:09:14 +0200240 set_led();
241
242 set_boardname();
Javier Martinez Canillas7a0155e2013-08-07 17:53:19 +0200243
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400244 return 0;
245}
246
Ladislav Michlc44e29f2016-07-12 20:28:33 +0200247void board_mtdparts_default(const char **mtdids, const char **mtdparts)
248{
249 struct mtd_info *mtd = get_mtd_device(NULL, 0);
250 if (mtd) {
251 static char ids[24];
252 static char parts[48];
253 const char *linux_name = "omap2-nand";
254 if (strncmp(mtd->name, "onenand0", 8) == 0)
255 linux_name = "omap2-onenand";
256 snprintf(ids, sizeof(ids), "%s=%s", mtd->name, linux_name);
257 snprintf(parts, sizeof(parts), "mtdparts=%s:%dk(SPL),-(UBI)",
258 linux_name, 4 * mtd->erasesize >> 10);
259 *mtdids = ids;
260 *mtdparts = parts;
261 }
262}