blob: 0ad601f39b63519124ffea8dfaab2061ff097010 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -04002/*
3 * (C) Copyright 2010
4 * ISEE 2007 SL, <www.iseebcn.com>
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -04005 */
6#include <common.h>
Simon Glass5e6201b2019-08-01 09:46:51 -06007#include <env.h>
Simon Glass9bc15642020-02-03 07:36:16 -07008#include <malloc.h>
Simon Glass274e0b02020-05-10 11:39:56 -06009#include <net.h>
Enric Balletbo i Serraa66c8872015-01-28 15:01:32 +010010#include <status_led.h>
Simon Glassbc0f4ea2014-10-22 21:37:15 -060011#include <dm.h>
12#include <ns16550.h>
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040013#include <twl4030.h>
Javier Martinez Canillase9b14522012-12-27 01:35:56 +000014#include <netdev.h>
Ladislav Michlac870362016-07-12 20:28:34 +020015#include <spl.h>
Sanjeev Premi7b3dc822011-09-08 10:51:01 -040016#include <asm/gpio.h>
Javier Martinez Canillase9b14522012-12-27 01:35:56 +000017#include <asm/io.h>
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040018#include <asm/arch/mem.h>
Enric Balletbo i Serrada898a92010-11-04 15:34:33 -040019#include <asm/arch/mmc_host_def.h>
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040020#include <asm/arch/mux.h>
21#include <asm/arch/sys_proto.h>
Ladislav Michlc44e29f2016-07-12 20:28:33 +020022#include <linux/mtd/mtd.h>
Masahiro Yamada2b7a8732017-11-30 13:45:24 +090023#include <linux/mtd/rawnand.h>
Ladislav Michl3e349282016-07-12 20:28:31 +020024#include <linux/mtd/onenand.h>
25#include <jffs2/load_kernel.h>
Ladislav Michlbe8e06d2017-01-09 11:21:06 +010026#include <mtd_node.h>
27#include <fdt_support.h>
Javier Martinez Canillase9b14522012-12-27 01:35:56 +000028#include "igep00x0.h"
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -040029
Simon Glassbc0f4ea2014-10-22 21:37:15 -060030static const struct ns16550_platdata igep_serial = {
Adam Fordd1e22fa2016-03-07 21:08:49 -060031 .base = OMAP34XX_UART3,
32 .reg_shift = 2,
Heiko Schocher06f108e2017-01-18 08:05:49 +010033 .clock = V_NS16550_CLK,
34 .fcr = UART_FCR_DEFVAL,
Simon Glassbc0f4ea2014-10-22 21:37:15 -060035};
36
37U_BOOT_DEVICE(igep_uart) = {
Thomas Chou52ac4432015-11-19 21:48:12 +080038 "ns16550_serial",
Simon Glassbc0f4ea2014-10-22 21:37:15 -060039 &igep_serial
40};
41
Pau Pajuelo4ddc3092017-08-17 03:09:14 +020042/*
43 * Routine: get_board_revision
44 * Description: GPIO_28 and GPIO_129 are used to read board and revision from
45 * IGEP00x0 boards. First of all, it is necessary to reset USB transceiver from
46 * IGEP0030 in order to read GPIO_IGEP00X0_BOARD_DETECTION correctly, because
47 * this functionality is shared by USB HOST.
48 * Once USB reset is applied, U-boot configures these pins as input pullup to
49 * detect board and revision:
50 * IGEP0020-RF = 0b00
51 * IGEP0020-RC = 0b01
52 * IGEP0030-RG = 0b10
53 * IGEP0030-RE = 0b11
54 */
55static int get_board_revision(void)
56{
57 int revision;
58
59 gpio_request(IGEP0030_USB_TRANSCEIVER_RESET,
60 "igep0030_usb_transceiver_reset");
61 gpio_direction_output(IGEP0030_USB_TRANSCEIVER_RESET, 0);
62
63 gpio_request(GPIO_IGEP00X0_BOARD_DETECTION, "igep00x0_board_detection");
64 gpio_direction_input(GPIO_IGEP00X0_BOARD_DETECTION);
65 revision = 2 * gpio_get_value(GPIO_IGEP00X0_BOARD_DETECTION);
66 gpio_free(GPIO_IGEP00X0_BOARD_DETECTION);
67
68 gpio_request(GPIO_IGEP00X0_REVISION_DETECTION,
69 "igep00x0_revision_detection");
70 gpio_direction_input(GPIO_IGEP00X0_REVISION_DETECTION);
71 revision = revision + gpio_get_value(GPIO_IGEP00X0_REVISION_DETECTION);
72 gpio_free(GPIO_IGEP00X0_REVISION_DETECTION);
73
74 gpio_free(IGEP0030_USB_TRANSCEIVER_RESET);
75
76 return revision;
77}
78
Ladislav Michl3e349282016-07-12 20:28:31 +020079int onenand_board_init(struct mtd_info *mtd)
80{
81 if (gpmc_cs0_flash == MTD_DEV_TYPE_ONENAND) {
82 struct onenand_chip *this = mtd->priv;
83 this->base = (void *)CONFIG_SYS_ONENAND_BASE;
84 return 0;
85 }
86 return 1;
87}
88
Javier Martinez Canillase9b14522012-12-27 01:35:56 +000089#if defined(CONFIG_CMD_NET)
Ladislav Michl6399e5e2016-01-04 23:07:59 +010090static void reset_net_chip(int gpio)
91{
92 if (!gpio_request(gpio, "eth nrst")) {
93 gpio_direction_output(gpio, 1);
94 udelay(1);
95 gpio_set_value(gpio, 0);
96 udelay(40);
97 gpio_set_value(gpio, 1);
98 mdelay(10);
99 }
100}
101
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400102/*
103 * Routine: setup_net_chip
104 * Description: Setting up the configuration GPMC registers specific to the
105 * Ethernet hardware.
106 */
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400107static void setup_net_chip(void)
108{
109 struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
Ladislav Michl11279dc2016-07-12 20:28:28 +0200110 static const u32 gpmc_lan_config[] = {
111 NET_LAN9221_GPMC_CONFIG1,
112 NET_LAN9221_GPMC_CONFIG2,
113 NET_LAN9221_GPMC_CONFIG3,
114 NET_LAN9221_GPMC_CONFIG4,
115 NET_LAN9221_GPMC_CONFIG5,
116 NET_LAN9221_GPMC_CONFIG6,
117 };
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400118
Ladislav Michl6399e5e2016-01-04 23:07:59 +0100119 enable_gpmc_cs_config(gpmc_lan_config, &gpmc_cfg->cs[5],
120 CONFIG_SMC911X_BASE, GPMC_SIZE_16M);
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400121
122 /* Enable off mode for NWE in PADCONF_GPMC_NWE register */
123 writew(readw(&ctrl_base->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe);
124 /* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */
125 writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe);
126 /* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */
127 writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00,
128 &ctrl_base->gpmc_nadv_ale);
129
Ladislav Michl6399e5e2016-01-04 23:07:59 +0100130 reset_net_chip(64);
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400131}
Ladislav Michl11279dc2016-07-12 20:28:28 +0200132
133int board_eth_init(bd_t *bis)
134{
135#ifdef CONFIG_SMC911X
136 return smc911x_initialize(0, CONFIG_SMC911X_BASE);
137#else
138 return 0;
139#endif
140}
Javier Martinez Canillase9b14522012-12-27 01:35:56 +0000141#else
142static inline void setup_net_chip(void) {}
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400143#endif
144
Ladislav Michlbe8e06d2017-01-09 11:21:06 +0100145#ifdef CONFIG_OF_BOARD_SETUP
Ladislav Michl4e7241a2017-02-19 00:24:49 +0100146static int ft_enable_by_compatible(void *blob, char *compat, int enable)
147{
148 int off = fdt_node_offset_by_compatible(blob, -1, compat);
149 if (off < 0)
150 return off;
151
152 if (enable)
153 fdt_status_okay(blob, off);
154 else
155 fdt_status_disabled(blob, off);
156
157 return 0;
158}
159
Ladislav Michlbe8e06d2017-01-09 11:21:06 +0100160int ft_board_setup(void *blob, bd_t *bd)
161{
162#ifdef CONFIG_FDT_FIXUP_PARTITIONS
Masahiro Yamada20ead6f2018-07-19 16:28:23 +0900163 static const struct node_info nodes[] = {
Ladislav Michlbe8e06d2017-01-09 11:21:06 +0100164 { "ti,omap2-nand", MTD_DEV_TYPE_NAND, },
165 { "ti,omap2-onenand", MTD_DEV_TYPE_ONENAND, },
166 };
167
168 fdt_fixup_mtdparts(blob, nodes, ARRAY_SIZE(nodes));
169#endif
Ladislav Michl4e7241a2017-02-19 00:24:49 +0100170 ft_enable_by_compatible(blob, "ti,omap2-nand",
171 gpmc_cs0_flash == MTD_DEV_TYPE_NAND);
172 ft_enable_by_compatible(blob, "ti,omap2-onenand",
173 gpmc_cs0_flash == MTD_DEV_TYPE_ONENAND);
174
Ladislav Michlbe8e06d2017-01-09 11:21:06 +0100175 return 0;
176}
177#endif
178
Pau Pajuelo4ddc3092017-08-17 03:09:14 +0200179void set_led(void)
Javier Martinez Canillas7a0155e2013-08-07 17:53:19 +0200180{
Pau Pajuelo4ddc3092017-08-17 03:09:14 +0200181 switch (get_board_revision()) {
182 case 0:
183 case 1:
184 gpio_request(IGEP0020_GPIO_LED, "igep0020_gpio_led");
185 gpio_direction_output(IGEP0020_GPIO_LED, 1);
Javier Martinez Canillas7a0155e2013-08-07 17:53:19 +0200186 break;
Pau Pajuelo4ddc3092017-08-17 03:09:14 +0200187 case 2:
188 case 3:
189 gpio_request(IGEP0030_GPIO_LED, "igep0030_gpio_led");
190 gpio_direction_output(IGEP0030_GPIO_LED, 0);
191 break;
192 default:
193 /* Should not happen... */
Javier Martinez Canillas7a0155e2013-08-07 17:53:19 +0200194 break;
195 }
196}
197
Pau Pajuelo4ddc3092017-08-17 03:09:14 +0200198void set_boardname(void)
199{
200 char rev[5] = { 'F','C','G','E', };
201 int i = get_board_revision();
202
203 rev[i+1] = 0;
204 env_set("board_rev", rev + i);
205 env_set("board_name", i < 2 ? "igep0020" : "igep0030");
206}
207
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400208/*
209 * Routine: misc_init_r
210 * Description: Configure board specific parts
211 */
212int misc_init_r(void)
213{
Pau Pajuelo4ddc3092017-08-17 03:09:14 +0200214 t2_t *t2_base = (t2_t *)T2_BASE;
215 u32 pbias_lite;
216
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400217 twl4030_power_init();
218
Pau Pajuelo4ddc3092017-08-17 03:09:14 +0200219 /* set VSIM to 1.8V */
220 twl4030_pmrecv_vsel_cfg(TWL4030_PM_RECEIVER_VSIM_DEDICATED,
221 TWL4030_PM_RECEIVER_VSIM_VSEL_18,
222 TWL4030_PM_RECEIVER_VSIM_DEV_GRP,
223 TWL4030_PM_RECEIVER_DEV_GRP_P1);
224
225 /* set up dual-voltage GPIOs to 1.8V */
226 pbias_lite = readl(&t2_base->pbias_lite);
227 pbias_lite &= ~PBIASLITEVMODE1;
228 pbias_lite |= PBIASLITEPWRDNZ1;
229 writel(pbias_lite, &t2_base->pbias_lite);
230 if (get_cpu_family() == CPU_OMAP36XX)
231 writel(readl(OMAP34XX_CTRL_WKUP_CTRL) |
232 OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ,
233 OMAP34XX_CTRL_WKUP_CTRL);
234
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400235 setup_net_chip();
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400236
Paul Kocialkowski6bc318e2015-08-27 19:37:13 +0200237 omap_die_id_display();
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400238
Pau Pajuelo4ddc3092017-08-17 03:09:14 +0200239 set_led();
240
241 set_boardname();
Javier Martinez Canillas7a0155e2013-08-07 17:53:19 +0200242
Enric Balletbo i Serra2ce268c2010-10-14 16:54:59 -0400243 return 0;
244}
245
Ladislav Michlc44e29f2016-07-12 20:28:33 +0200246void board_mtdparts_default(const char **mtdids, const char **mtdparts)
247{
248 struct mtd_info *mtd = get_mtd_device(NULL, 0);
249 if (mtd) {
250 static char ids[24];
251 static char parts[48];
252 const char *linux_name = "omap2-nand";
253 if (strncmp(mtd->name, "onenand0", 8) == 0)
254 linux_name = "omap2-onenand";
255 snprintf(ids, sizeof(ids), "%s=%s", mtd->name, linux_name);
256 snprintf(parts, sizeof(parts), "mtdparts=%s:%dk(SPL),-(UBI)",
257 linux_name, 4 * mtd->erasesize >> 10);
258 *mtdids = ids;
259 *mtdparts = parts;
260 }
261}