Tom Rini | cb896f5 | 2018-07-13 09:05:05 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Ley Foon Tan | 3305ba7 | 2018-05-24 00:17:27 +0800 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2012 Altera Corporation <www.altera.com> |
Ley Foon Tan | 3305ba7 | 2018-05-24 00:17:27 +0800 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #include <common.h> |
| 7 | #include <asm/io.h> |
| 8 | #include <asm/pl310.h> |
| 9 | #include <asm/u-boot.h> |
| 10 | #include <asm/utils.h> |
| 11 | #include <image.h> |
| 12 | #include <asm/arch/reset_manager.h> |
| 13 | #include <spl.h> |
| 14 | #include <asm/arch/system_manager.h> |
| 15 | #include <asm/arch/freeze_controller.h> |
| 16 | #include <asm/arch/clock_manager.h> |
| 17 | #include <asm/arch/scan_manager.h> |
| 18 | #include <asm/arch/sdram.h> |
| 19 | #include <asm/arch/scu.h> |
Marek Vasut | 95db8ee | 2018-07-30 13:58:54 +0200 | [diff] [blame] | 20 | #include <asm/arch/misc.h> |
Ley Foon Tan | 3305ba7 | 2018-05-24 00:17:27 +0800 | [diff] [blame] | 21 | #include <asm/arch/nic301.h> |
| 22 | #include <asm/sections.h> |
| 23 | #include <fdtdec.h> |
| 24 | #include <watchdog.h> |
| 25 | #include <asm/arch/pinmux.h> |
| 26 | |
| 27 | DECLARE_GLOBAL_DATA_PTR; |
| 28 | |
| 29 | static const struct socfpga_system_manager *sysmgr_regs = |
| 30 | (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS; |
| 31 | |
| 32 | u32 spl_boot_device(void) |
| 33 | { |
| 34 | const u32 bsel = readl(&sysmgr_regs->bootinfo); |
| 35 | |
| 36 | switch (SYSMGR_GET_BOOTINFO_BSEL(bsel)) { |
| 37 | case 0x1: /* FPGA (HPS2FPGA Bridge) */ |
| 38 | return BOOT_DEVICE_RAM; |
| 39 | case 0x2: /* NAND Flash (1.8V) */ |
| 40 | case 0x3: /* NAND Flash (3.0V) */ |
| 41 | socfpga_per_reset(SOCFPGA_RESET(NAND), 0); |
| 42 | return BOOT_DEVICE_NAND; |
| 43 | case 0x4: /* SD/MMC External Transceiver (1.8V) */ |
| 44 | case 0x5: /* SD/MMC Internal Transceiver (3.0V) */ |
| 45 | socfpga_per_reset(SOCFPGA_RESET(SDMMC), 0); |
| 46 | socfpga_per_reset(SOCFPGA_RESET(DMA), 0); |
| 47 | return BOOT_DEVICE_MMC1; |
| 48 | case 0x6: /* QSPI Flash (1.8V) */ |
| 49 | case 0x7: /* QSPI Flash (3.0V) */ |
| 50 | socfpga_per_reset(SOCFPGA_RESET(QSPI), 0); |
| 51 | return BOOT_DEVICE_SPI; |
| 52 | default: |
| 53 | printf("Invalid boot device (bsel=%08x)!\n", bsel); |
| 54 | hang(); |
| 55 | } |
| 56 | } |
| 57 | |
| 58 | #ifdef CONFIG_SPL_MMC_SUPPORT |
| 59 | u32 spl_boot_mode(const u32 boot_device) |
| 60 | { |
Tien Fong Chee | 6091dd1 | 2019-01-23 14:20:05 +0800 | [diff] [blame] | 61 | #if defined(CONFIG_SPL_FS_FAT) || defined(CONFIG_SPL_FS_EXT4) |
Ley Foon Tan | 3305ba7 | 2018-05-24 00:17:27 +0800 | [diff] [blame] | 62 | return MMCSD_MODE_FS; |
| 63 | #else |
| 64 | return MMCSD_MODE_RAW; |
| 65 | #endif |
| 66 | } |
| 67 | #endif |
| 68 | |
| 69 | void spl_board_init(void) |
| 70 | { |
Ley Foon Tan | 3305ba7 | 2018-05-24 00:17:27 +0800 | [diff] [blame] | 71 | /* enable console uart printing */ |
| 72 | preloader_console_init(); |
Marek Vasut | 95db8ee | 2018-07-30 13:58:54 +0200 | [diff] [blame] | 73 | WATCHDOG_RESET(); |
| 74 | |
Marek Vasut | 8fdb419 | 2018-08-18 19:11:52 +0200 | [diff] [blame] | 75 | arch_early_init_r(); |
Ley Foon Tan | 3305ba7 | 2018-05-24 00:17:27 +0800 | [diff] [blame] | 76 | } |
| 77 | |
| 78 | void board_init_f(ulong dummy) |
| 79 | { |
Marek Vasut | 339da98 | 2018-05-08 20:32:01 +0200 | [diff] [blame] | 80 | dcache_disable(); |
| 81 | |
Marek Vasut | 8fdb419 | 2018-08-18 19:11:52 +0200 | [diff] [blame] | 82 | socfpga_init_security_policies(); |
| 83 | socfpga_sdram_remap_zero(); |
Ley Foon Tan | 3305ba7 | 2018-05-24 00:17:27 +0800 | [diff] [blame] | 84 | |
Marek Vasut | 8fdb419 | 2018-08-18 19:11:52 +0200 | [diff] [blame] | 85 | /* Assert reset to all except L4WD0 and L4TIMER0 */ |
| 86 | socfpga_per_reset_all(); |
Ley Foon Tan | 3305ba7 | 2018-05-24 00:17:27 +0800 | [diff] [blame] | 87 | socfpga_watchdog_disable(); |
| 88 | |
Marek Vasut | 8fdb419 | 2018-08-18 19:11:52 +0200 | [diff] [blame] | 89 | spl_early_init(); |
| 90 | |
| 91 | /* Configure the clock based on handoff */ |
| 92 | cm_basic_init(gd->fdt_blob); |
Ley Foon Tan | 3305ba7 | 2018-05-24 00:17:27 +0800 | [diff] [blame] | 93 | |
| 94 | #ifdef CONFIG_HW_WATCHDOG |
| 95 | /* release osc1 watchdog timer 0 from reset */ |
| 96 | socfpga_reset_deassert_osc1wd0(); |
| 97 | |
| 98 | /* reconfigure and enable the watchdog */ |
| 99 | hw_watchdog_init(); |
| 100 | WATCHDOG_RESET(); |
| 101 | #endif /* CONFIG_HW_WATCHDOG */ |
Marek Vasut | 8fdb419 | 2018-08-18 19:11:52 +0200 | [diff] [blame] | 102 | |
| 103 | config_dedicated_pins(gd->fdt_blob); |
| 104 | WATCHDOG_RESET(); |
Ley Foon Tan | 3305ba7 | 2018-05-24 00:17:27 +0800 | [diff] [blame] | 105 | } |