blob: 083c030179859dd91cfd1d085af6ceb1375013c3 [file] [log] [blame]
Aubrey.Li9da597f2007-03-09 13:38:44 +08001/*
2 * U-boot - Configuration file for BF533 STAMP board
3 */
4
Mike Frysinger62d2a232008-06-01 09:09:48 -04005#ifndef __CONFIG_BF533_STAMP_H__
6#define __CONFIG_BF533_STAMP_H__
Aubrey.Li9da597f2007-03-09 13:38:44 +08007
Mike Frysinger18a407c2009-04-24 17:22:40 -04008#include <asm/config-pre.h>
Mike Frysingerf0dd7922008-02-18 05:26:48 -05009
Aubrey.Li9da597f2007-03-09 13:38:44 +080010
Aubrey.Li9da597f2007-03-09 13:38:44 +080011/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040012 * Processor Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +080013 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040014#define CONFIG_BFIN_CPU bf533-0.3
15#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_BYPASS
Aubrey.Li9da597f2007-03-09 13:38:44 +080016
Aubrey.Li9da597f2007-03-09 13:38:44 +080017
18/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040019 * Clock Settings
20 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
21 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
Aubrey.Li9da597f2007-03-09 13:38:44 +080022 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040023/* CONFIG_CLKIN_HZ is any value in Hz */
24#define CONFIG_CLKIN_HZ 11059200
25/* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
26/* 1 = CLKIN / 2 */
27#define CONFIG_CLKIN_HALF 0
28/* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
29/* 1 = bypass PLL */
30#define CONFIG_PLL_BYPASS 0
31/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
32/* Values can range from 0-63 (where 0 means 64) */
Mike Frysinger7bd158f2008-10-12 23:49:13 -040033#define CONFIG_VCO_MULT 45
Mike Frysinger62d2a232008-06-01 09:09:48 -040034/* CCLK_DIV controls the core clock divider */
35/* Values can be 1, 2, 4, or 8 ONLY */
36#define CONFIG_CCLK_DIV 1
37/* SCLK_DIV controls the system clock divider */
38/* Values can range from 1-15 */
Mike Frysinger8a096b92009-07-10 10:42:06 -040039#define CONFIG_SCLK_DIV 6 /* note: 1.2 boards can go faster */
Aubrey.Li9da597f2007-03-09 13:38:44 +080040
Aubrey.Li9da597f2007-03-09 13:38:44 +080041
Aubrey.Li9da597f2007-03-09 13:38:44 +080042/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040043 * Memory Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +080044 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040045#define CONFIG_MEM_ADD_WDTH 11
46#define CONFIG_MEM_SIZE 128
Aubrey.Li9da597f2007-03-09 13:38:44 +080047
Mike Frysinger62d2a232008-06-01 09:09:48 -040048#define CONFIG_EBIU_SDRRC_VAL 0x268
49#define CONFIG_EBIU_SDGCTL_VAL 0x911109
Aubrey.Li9da597f2007-03-09 13:38:44 +080050
Mike Frysinger62d2a232008-06-01 09:09:48 -040051#define CONFIG_EBIU_AMGCTL_VAL 0xFF
52#define CONFIG_EBIU_AMBCTL0_VAL 0xBBC3BBC3
53#define CONFIG_EBIU_AMBCTL1_VAL 0x99B39983
Aubrey.Li9da597f2007-03-09 13:38:44 +080054
Mike Frysinger62d2a232008-06-01 09:09:48 -040055#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
56#define CONFIG_SYS_MALLOC_LEN (384 * 1024)
Aubrey.Li9da597f2007-03-09 13:38:44 +080057
Aubrey.Li9da597f2007-03-09 13:38:44 +080058
59/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040060 * Network Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +080061 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040062#define ADI_CMDS_NETWORK 1
Ben Warren0fd6aae2009-10-04 22:37:03 -070063#define CONFIG_NET_MULTI
64#define CONFIG_SMC91111 1
Mike Frysinger62d2a232008-06-01 09:09:48 -040065#define CONFIG_SMC91111_BASE 0x20300300
66#define SMC91111_EEPROM_INIT() \
67 do { \
Ben Warren0fd6aae2009-10-04 22:37:03 -070068 bfin_write_FIO_DIR(bfin_read_FIO_DIR() | PF1 | PF0); \
69 bfin_write_FIO_FLAG_C(PF1); \
70 bfin_write_FIO_FLAG_S(PF0); \
Mike Frysinger62d2a232008-06-01 09:09:48 -040071 SSYNC(); \
72 } while (0)
73#define CONFIG_HOSTNAME bf533-stamp
74/* Uncomment next line to use fixed MAC address */
75/* #define CONFIG_ETHADDR 02:80:ad:20:31:b8 */
Aubrey.Li9da597f2007-03-09 13:38:44 +080076
Aubrey.Li9da597f2007-03-09 13:38:44 +080077
Aubrey.Li9da597f2007-03-09 13:38:44 +080078/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040079 * Flash Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +080080 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040081#define CONFIG_FLASH_CFI_DRIVER
82#define CONFIG_SYS_FLASH_BASE 0x20000000
83#define CONFIG_SYS_FLASH_CFI
84#define CONFIG_SYS_FLASH_CFI_AMD_RESET
85#define CONFIG_SYS_MAX_FLASH_BANKS 1
86#define CONFIG_SYS_MAX_FLASH_SECT 67
Aubrey.Li9da597f2007-03-09 13:38:44 +080087
Jon Loeliger8262ada2007-07-04 22:31:49 -050088
89/*
Mike Frysinger62d2a232008-06-01 09:09:48 -040090 * SPI Settings
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050091 */
Mike Frysinger62d2a232008-06-01 09:09:48 -040092#define CONFIG_BFIN_SPI
93#define CONFIG_ENV_SPI_MAX_HZ 30000000
Mike Frysinger9a4406462009-06-14 22:29:35 -040094#define CONFIG_SF_DEFAULT_SPEED 30000000
Mike Frysinger62d2a232008-06-01 09:09:48 -040095#define CONFIG_SPI_FLASH
96#define CONFIG_SPI_FLASH_ATMEL
97#define CONFIG_SPI_FLASH_SPANSION
98#define CONFIG_SPI_FLASH_STMICRO
99#define CONFIG_SPI_FLASH_WINBOND
Jon Loeliger5c4ddae2007-07-10 10:12:10 -0500100
101
102/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400103 * Env Storage Settings
Jon Loeliger8262ada2007-07-04 22:31:49 -0500104 */
Mike Frysinger62d2a232008-06-01 09:09:48 -0400105#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
106#define CONFIG_ENV_IS_IN_SPI_FLASH
Vivi Li535ec1f2009-06-12 10:53:22 +0000107#define CONFIG_ENV_OFFSET 0x10000
Mike Frysinger62d2a232008-06-01 09:09:48 -0400108#define CONFIG_ENV_SIZE 0x2000
Vivi Li535ec1f2009-06-12 10:53:22 +0000109#define CONFIG_ENV_SECT_SIZE 0x10000
Mike Frysinger62d2a232008-06-01 09:09:48 -0400110#else
111#define CONFIG_ENV_IS_IN_FLASH
112#define CONFIG_ENV_OFFSET 0x4000
113#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
114#define CONFIG_ENV_SIZE 0x2000
115#define CONFIG_ENV_SECT_SIZE 0x2000
Jon Loeliger8262ada2007-07-04 22:31:49 -0500116#endif
Mike Frysinger62d2a232008-06-01 09:09:48 -0400117#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_BYPASS)
118#define ENV_IS_EMBEDDED
Aubrey.Li9da597f2007-03-09 13:38:44 +0800119#else
Mike Frysinger45b57bd2009-07-21 22:17:36 -0400120#define CONFIG_ENV_IS_EMBEDDED_IN_LDR
Aubrey.Li9da597f2007-03-09 13:38:44 +0800121#endif
Mike Frysinger37f48702009-06-14 06:29:07 -0400122#ifdef ENV_IS_EMBEDDED
123/* WARNING - the following is hand-optimized to fit within
124 * the sector before the environment sector. If it throws
125 * an error during compilation remove an object here to get
126 * it linked after the configuration sector.
127 */
128# define LDS_BOARD_TEXT \
129 cpu/blackfin/traps.o (.text .text.*); \
130 cpu/blackfin/interrupt.o (.text .text.*); \
131 cpu/blackfin/serial.o (.text .text.*); \
132 common/dlmalloc.o (.text .text.*); \
133 lib_generic/crc32.o (.text .text.*); \
134 . = DEFINED(env_offset) ? env_offset : .; \
135 common/env_embedded.o (.text .text.*);
136#endif
Aubrey.Li9da597f2007-03-09 13:38:44 +0800137
Aubrey.Li9da597f2007-03-09 13:38:44 +0800138
139/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400140 * I2C Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +0800141 * By default PF2 is used as SDA and PF3 as SCL on the Stamp board
142 */
Mike Frysinger62d2a232008-06-01 09:09:48 -0400143#define CONFIG_SOFT_I2C
144#ifdef CONFIG_SOFT_I2C
145#define PF_SCL PF3
146#define PF_SDA PF2
147#define I2C_INIT \
148 do { \
149 *pFIO_DIR |= PF_SCL; \
150 SSYNC(); \
151 } while (0)
152#define I2C_ACTIVE \
153 do { \
154 *pFIO_DIR |= PF_SDA; \
155 *pFIO_INEN &= ~PF_SDA; \
156 SSYNC(); \
157 } while (0)
158#define I2C_TRISTATE \
159 do { \
160 *pFIO_DIR &= ~PF_SDA; \
161 *pFIO_INEN |= PF_SDA; \
162 SSYNC(); \
163 } while (0)
164#define I2C_READ ((*pFIO_FLAG_D & PF_SDA) != 0)
165#define I2C_SDA(bit) \
166 do { \
167 if (bit) \
168 *pFIO_FLAG_S = PF_SDA; \
169 else \
170 *pFIO_FLAG_C = PF_SDA; \
171 SSYNC(); \
172 } while (0)
173#define I2C_SCL(bit) \
174 do { \
175 if (bit) \
176 *pFIO_FLAG_S = PF_SCL; \
177 else \
178 *pFIO_FLAG_C = PF_SCL; \
179 SSYNC(); \
180 } while (0)
Aubrey Lif83a65c2007-03-10 23:49:29 +0800181#define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
Aubrey.Li9da597f2007-03-09 13:38:44 +0800182
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_I2C_SPEED 50000
Mike Frysinger34216672008-10-06 04:16:47 -0400184#define CONFIG_SYS_I2C_SLAVE 0
Mike Frysinger62d2a232008-06-01 09:09:48 -0400185#endif
186
Aubrey.Li9da597f2007-03-09 13:38:44 +0800187
188/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400189 * Compact Flash / IDE / ATA Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +0800190 */
191
192/* Enabled below option for CF support */
Mike Frysinger62d2a232008-06-01 09:09:48 -0400193/* #define CONFIG_STAMP_CF */
194#if defined(CONFIG_STAMP_CF)
195#define CONFIG_MISC_INIT_R
Aubrey Lif83a65c2007-03-10 23:49:29 +0800196#define CONFIG_DOS_PARTITION 1
Aubrey Lif83a65c2007-03-10 23:49:29 +0800197#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
198#undef CONFIG_IDE_LED /* no led for ide supported */
199#undef CONFIG_IDE_RESET /* no reset for ide supported */
Aubrey.Li9da597f2007-03-09 13:38:44 +0800200
Mike Frysinger62d2a232008-06-01 09:09:48 -0400201#define CONFIG_SYS_IDE_MAXBUS 1
202#define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS * 1)
Aubrey.Li9da597f2007-03-09 13:38:44 +0800203
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200204#define CONFIG_SYS_ATA_BASE_ADDR 0x20200000
205#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Aubrey.Li9da597f2007-03-09 13:38:44 +0800206
Mike Frysinger62d2a232008-06-01 09:09:48 -0400207#define CONFIG_SYS_ATA_DATA_OFFSET 0x0020 /* data I/O */
208#define CONFIG_SYS_ATA_REG_OFFSET 0x0020 /* normal register accesses */
209#define CONFIG_SYS_ATA_ALT_OFFSET 0x0007 /* alternate registers */
Aubrey.Li9da597f2007-03-09 13:38:44 +0800210
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200211#define CONFIG_SYS_ATA_STRIDE 2
Mike Frysinger62d2a232008-06-01 09:09:48 -0400212
213#undef CONFIG_EBIU_AMBCTL1_VAL
214#define CONFIG_EBIU_AMBCTL1_VAL 0x99B3ffc2
Aubrey.Li9da597f2007-03-09 13:38:44 +0800215#endif
216
Mike Frysinger62d2a232008-06-01 09:09:48 -0400217
Aubrey.Li9da597f2007-03-09 13:38:44 +0800218/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400219 * Misc Settings
Aubrey.Li9da597f2007-03-09 13:38:44 +0800220 */
Mike Frysinger62d2a232008-06-01 09:09:48 -0400221#define CONFIG_RTC_BFIN
222#define CONFIG_UART_CONSOLE 0
Aubrey.Li9da597f2007-03-09 13:38:44 +0800223
Mike Frysinger62d2a232008-06-01 09:09:48 -0400224/* FLASH/ETHERNET uses the same async bank */
225#define SHARED_RESOURCES 1
Aubrey.Li9da597f2007-03-09 13:38:44 +0800226
Mike Frysinger9427ef82008-10-11 22:40:22 -0400227/* define to enable boot progress via leds */
228/* #define CONFIG_SHOW_BOOT_PROGRESS */
229
230/* define to enable run status via led */
231/* #define CONFIG_STATUS_LED */
232#ifdef CONFIG_STATUS_LED
233#define CONFIG_BOARD_SPECIFIC_LED
234#ifndef __ASSEMBLY__
235typedef unsigned int led_id_t;
236void __led_init(led_id_t mask, int state);
237void __led_set(led_id_t mask, int state);
238void __led_toggle(led_id_t mask);
239#endif
240/* use LED1 to indicate booting/alive */
241#define STATUS_LED_BOOT 0
242#define STATUS_LED_BIT 1
243#define STATUS_LED_STATE STATUS_LED_ON
244#define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 4)
245/* use LED2 to indicate crash */
246#define STATUS_LED_CRASH 1
247#define STATUS_LED_BIT1 2
248#define STATUS_LED_STATE1 STATUS_LED_ON
249#define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2)
250#endif
251
Mike Frysinger62d2a232008-06-01 09:09:48 -0400252/* define to enable splash screen support */
253/* #define CONFIG_VIDEO */
Aubrey.Li9da597f2007-03-09 13:38:44 +0800254
Aubrey.Li9da597f2007-03-09 13:38:44 +0800255
256/*
Mike Frysinger62d2a232008-06-01 09:09:48 -0400257 * Pull in common ADI header for remaining command/environment setup
Aubrey.Li9da597f2007-03-09 13:38:44 +0800258 */
Mike Frysinger62d2a232008-06-01 09:09:48 -0400259#include <configs/bfin_adi_common.h>
Mike Frysinger94bae5c2008-03-30 15:46:13 -0400260
Aubrey.Li9da597f2007-03-09 13:38:44 +0800261#endif