blob: 576f04c1443070208c17f4850426ffeecb1b46e8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01002/*
3 * (C) Copyright 2006
4 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
Marian Balakowiczd7a3f722006-03-14 16:24:38 +01005 */
6
7#include <common.h>
Simon Glass3bbe70c2019-12-28 10:44:54 -07008#include <fdt_support.h>
Simon Glass97589732020-05-10 11:40:02 -06009#include <init.h>
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010010#include <ioports.h>
11#include <mpc83xx.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060012#include <asm/bitops.h>
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010013#include <asm/mpc8349_pci.h>
14#include <i2c.h>
Ben Warren81362c12008-01-16 22:37:42 -050015#include <spi.h>
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010016#include <miiphy.h>
York Sunf0626592013-09-30 09:22:09 -070017#ifdef CONFIG_SYS_FSL_DDR2
18#include <fsl_ddr_sdram.h>
York Sunc3c301e2011-08-26 11:32:45 -070019#else
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010020#include <spd_sdram.h>
York Sunc3c301e2011-08-26 11:32:45 -070021#endif
Simon Glassdbd79542020-05-10 11:40:11 -060022#include <linux/delay.h>
Jon Loeligerde9737d2008-03-04 10:03:03 -060023
Kim Phillips3204c7c2007-12-20 15:57:28 -060024#if defined(CONFIG_OF_LIBFDT)
Masahiro Yamada75f82d02018-03-05 01:20:11 +090025#include <linux/libfdt.h>
Kim Phillips774e1b52006-11-01 00:10:40 -060026#endif
27
Simon Glass39f90ba2017-03-31 08:40:25 -060028DECLARE_GLOBAL_DATA_PTR;
29
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010030int fixed_sdram(void);
31void sdram_init(void);
32
Peter Tyser62e73982009-05-22 17:23:24 -050033#if defined(CONFIG_DDR_ECC) && defined(CONFIG_MPC83xx)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010034void ddr_enable_ecc(unsigned int dram_size);
35#endif
36
37int board_early_init_f (void)
38{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020039 volatile u8* bcsr = (volatile u8*)CONFIG_SYS_BCSR;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010040
41 /* Enable flash write */
42 bcsr[1] &= ~0x01;
43
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020044#ifdef CONFIG_SYS_USE_MPC834XSYS_USB_PHY
Kumar Gala4c7efd82006-04-20 13:45:32 -050045 /* Use USB PHY on SYS board */
46 bcsr[5] |= 0x02;
47#endif
48
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010049 return 0;
50}
51
52#define ns2clk(ns) (ns / (1000000000 / CONFIG_8349_CLKIN) + 1)
53
Simon Glassd35f3382017-04-06 12:47:05 -060054int dram_init(void)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010055{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056 volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
York Sunc3c301e2011-08-26 11:32:45 -070057 phys_size_t msize = 0;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010058
59 if ((im->sysconf.immrbar & IMMRBAR_BASE_ADDR) != (u32)im)
Simon Glass39f90ba2017-03-31 08:40:25 -060060 return -ENXIO;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010061
62 /* DDR SDRAM - Main SODIMM */
Mario Sixc9f92772019-01-21 09:18:15 +010063 im->sysconf.ddrlaw[0].bar = CONFIG_SYS_SDRAM_BASE & LAWBAR_BAR;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010064#if defined(CONFIG_SPD_EEPROM)
York Sunf0626592013-09-30 09:22:09 -070065#ifndef CONFIG_SYS_FSL_DDR2
York Sunc3c301e2011-08-26 11:32:45 -070066 msize = spd_sdram() * 1024 * 1024;
67#if defined(CONFIG_DDR_ECC) && !defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)
68 ddr_enable_ecc(msize);
69#endif
70#else
71 msize = fsl_ddr_sdram();
72#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010073#else
York Sunc3c301e2011-08-26 11:32:45 -070074 msize = fixed_sdram() * 1024 * 1024;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010075#endif
76 /*
77 * Initialize SDRAM if it is on local bus.
78 */
79 sdram_init();
80
Simon Glass39f90ba2017-03-31 08:40:25 -060081 /* set total bus SDRAM size(bytes) -- DDR */
82 gd->ram_size = msize;
83
84 return 0;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010085}
86
87#if !defined(CONFIG_SPD_EEPROM)
88/*************************************************************************
89 * fixed sdram init -- doesn't use serial presence detect.
90 ************************************************************************/
91int fixed_sdram(void)
92{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093 volatile immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
Joe Hershberger5ade3902011-10-11 23:57:31 -050094 u32 msize = CONFIG_SYS_DDR_SIZE;
95 u32 ddr_size = msize << 20; /* DDR size in bytes */
96 u32 ddr_size_log2 = __ilog2(ddr_size);
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010097
Mario Six805cac12019-01-21 09:18:16 +010098 im->sysconf.ddrlaw[0].bar = CONFIG_SYS_SDRAM_BASE & 0xfffff000;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +010099 im->sysconf.ddrlaw[0].ar = LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE);
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100100
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#if (CONFIG_SYS_DDR_SIZE != 256)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100102#warning Currenly any ddr size other than 256 is not supported
103#endif
Xie Xiaobo6149a5a2007-02-14 18:27:17 +0800104#ifdef CONFIG_DDR_II
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200105 im->ddr.csbnds[2].csbnds = CONFIG_SYS_DDR_CS2_BNDS;
106 im->ddr.cs_config[2] = CONFIG_SYS_DDR_CS2_CONFIG;
107 im->ddr.timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0;
108 im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
109 im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
110 im->ddr.timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3;
111 im->ddr.sdram_cfg = CONFIG_SYS_DDR_SDRAM_CFG;
112 im->ddr.sdram_cfg2 = CONFIG_SYS_DDR_SDRAM_CFG2;
113 im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
114 im->ddr.sdram_mode2 = CONFIG_SYS_DDR_MODE2;
115 im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
116 im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CNTL;
Xie Xiaobo6149a5a2007-02-14 18:27:17 +0800117#else
Joe Hershberger5ade3902011-10-11 23:57:31 -0500118
Mario Six805cac12019-01-21 09:18:16 +0100119#if ((CONFIG_SYS_SDRAM_BASE & 0x00FFFFFF) != 0)
Joe Hershberger5ade3902011-10-11 23:57:31 -0500120#warning Chip select bounds is only configurable in 16MB increments
121#endif
122 im->ddr.csbnds[2].csbnds =
Mario Six805cac12019-01-21 09:18:16 +0100123 ((CONFIG_SYS_SDRAM_BASE >> CSBNDS_SA_SHIFT) & CSBNDS_SA) |
124 (((CONFIG_SYS_SDRAM_BASE + ddr_size - 1) >>
Joe Hershberger5ade3902011-10-11 23:57:31 -0500125 CSBNDS_EA_SHIFT) & CSBNDS_EA);
126 im->ddr.cs_config[2] = CONFIG_SYS_DDR_CS2_CONFIG;
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100127
Wolfgang Denkebd3deb2006-04-16 10:51:58 +0200128 /* currently we use only one CS, so disable the other banks */
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100129 im->ddr.cs_config[0] = 0;
130 im->ddr.cs_config[1] = 0;
131 im->ddr.cs_config[3] = 0;
132
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200133 im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1;
134 im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;
Wolfgang Denkebd3deb2006-04-16 10:51:58 +0200135
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100136 im->ddr.sdram_cfg =
137 SDRAM_CFG_SREN
138#if defined(CONFIG_DDR_2T_TIMING)
139 | SDRAM_CFG_2T_EN
140#endif
141 | 2 << SDRAM_CFG_SDRAM_TYPE_SHIFT;
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100142#if defined (CONFIG_DDR_32BIT)
143 /* for 32-bit mode burst length is 8 */
144 im->ddr.sdram_cfg |= (SDRAM_CFG_32_BE | SDRAM_CFG_8_BE);
145#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146 im->ddr.sdram_mode = CONFIG_SYS_DDR_MODE;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148 im->ddr.sdram_interval = CONFIG_SYS_DDR_INTERVAL;
Xie Xiaobo6149a5a2007-02-14 18:27:17 +0800149#endif
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100150 udelay(200);
151
Rafal Jaworowski4a9b6aa2006-03-16 17:46:46 +0100152 /* enable DDR controller */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100153 im->ddr.sdram_cfg |= SDRAM_CFG_MEM_EN;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100154 return msize;
155}
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#endif/*!CONFIG_SYS_SPD_EEPROM*/
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100157
158
159int checkboard (void)
160{
Ira W. Snyder4adfd022008-08-22 11:00:15 -0700161 /*
162 * Warning: do not read the BCSR registers here
163 *
164 * There is a timing bug in the 8349E and 8349EA BCSR code
165 * version 1.2 (read from BCSR 11) that will cause the CFI
166 * flash initialization code to overwrite BCSR 0, disabling
167 * the serial ports and gigabit ethernet
168 */
169
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100170 puts("Board: Freescale MPC8349EMDS\n");
171 return 0;
172}
173
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100174/*
175 * if MPC8349EMDS is soldered with SDRAM
176 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#if defined(CONFIG_SYS_BR2_PRELIM) \
178 && defined(CONFIG_SYS_OR2_PRELIM) \
179 && defined(CONFIG_SYS_LBLAWBAR2_PRELIM) \
180 && defined(CONFIG_SYS_LBLAWAR2_PRELIM)
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100181/*
182 * Initialize SDRAM memory on the Local Bus.
183 */
184
185void sdram_init(void)
186{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200187 volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;
Becky Bruce0d4cee12010-06-17 11:37:20 -0500188 volatile fsl_lbc_t *lbc = &immap->im_lbc;
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189 uint *sdram_addr = (uint *)CONFIG_SYS_LBC_SDRAM_BASE;
Mario Sixdc003002019-01-21 09:18:17 +0100190 const u32 lsdmr_common = LSDMR_RFEN | LSDMR_BSMA1516 | LSDMR_RFCR8 |
191 LSDMR_PRETOACT6 | LSDMR_ACTTORW3 | LSDMR_BL8 |
192 LSDMR_WRC3 | LSDMR_CL3;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100193 /*
194 * Setup SDRAM Base and Option Registers, already done in cpu_init.c
195 */
196
197 /* setup mtrpt, lsrt and lbcr for LB bus */
Mario Sixdc003002019-01-21 09:18:17 +0100198 lbc->lbcr = 0x00000000;
199 /* LB refresh timer prescal, 266MHz/32 */
200 lbc->mrtpr = 0x20000000;
201 /* LB sdram refresh timer, about 6us */
202 lbc->lsrt = 0x32000000;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100203 asm("sync");
204
205 /*
206 * Configure the SDRAM controller Machine Mode Register.
207 */
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100208
Mario Sixdc003002019-01-21 09:18:17 +0100209 /* 0x40636733; normal operation */
210 lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
211
212 /* 0x68636733; precharge all the banks */
213 lbc->lsdmr = lsdmr_common | LSDMR_OP_PCHALL;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100214 asm("sync");
215 *sdram_addr = 0xff;
216 udelay(100);
217
Mario Sixdc003002019-01-21 09:18:17 +0100218 /* 0x48636733; auto refresh */
219 lbc->lsdmr = lsdmr_common | LSDMR_OP_ARFRSH;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100220 asm("sync");
221 /*1 times*/
222 *sdram_addr = 0xff;
223 udelay(100);
224 /*2 times*/
225 *sdram_addr = 0xff;
226 udelay(100);
227 /*3 times*/
228 *sdram_addr = 0xff;
229 udelay(100);
230 /*4 times*/
231 *sdram_addr = 0xff;
232 udelay(100);
233 /*5 times*/
234 *sdram_addr = 0xff;
235 udelay(100);
236 /*6 times*/
237 *sdram_addr = 0xff;
238 udelay(100);
239 /*7 times*/
240 *sdram_addr = 0xff;
241 udelay(100);
242 /*8 times*/
243 *sdram_addr = 0xff;
244 udelay(100);
245
246 /* 0x58636733; mode register write operation */
Mario Sixdc003002019-01-21 09:18:17 +0100247 lbc->lsdmr = lsdmr_common | LSDMR_OP_MRW;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100248 asm("sync");
249 *sdram_addr = 0xff;
250 udelay(100);
251
Mario Sixdc003002019-01-21 09:18:17 +0100252 /* 0x40636733; normal operation */
253 lbc->lsdmr = lsdmr_common | LSDMR_OP_NORMAL;
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100254 asm("sync");
255 *sdram_addr = 0xff;
256 udelay(100);
257}
258#else
259void sdram_init(void)
260{
Marian Balakowiczd7a3f722006-03-14 16:24:38 +0100261}
262#endif
Marian Balakowicz52ee4bd2006-03-16 15:19:35 +0100263
Ben Warren81362c12008-01-16 22:37:42 -0500264/*
265 * The following are used to control the SPI chip selects for the SPI command.
266 */
Ben Warren20582da2008-06-08 23:28:33 -0700267#ifdef CONFIG_MPC8XXX_SPI
Ben Warren81362c12008-01-16 22:37:42 -0500268
269#define SPI_CS_MASK 0x80000000
270
Haavard Skinnemoend74084a2008-05-16 11:10:31 +0200271int spi_cs_is_valid(unsigned int bus, unsigned int cs)
272{
273 return bus == 0 && cs == 0;
274}
275
276void spi_cs_activate(struct spi_slave *slave)
Ben Warren81362c12008-01-16 22:37:42 -0500277{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200278 volatile gpio83xx_t *iopd = &((immap_t *)CONFIG_SYS_IMMR)->gpio[0];
Ben Warren81362c12008-01-16 22:37:42 -0500279
Haavard Skinnemoend74084a2008-05-16 11:10:31 +0200280 iopd->dat &= ~SPI_CS_MASK;
Ben Warren81362c12008-01-16 22:37:42 -0500281}
282
Haavard Skinnemoend74084a2008-05-16 11:10:31 +0200283void spi_cs_deactivate(struct spi_slave *slave)
284{
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200285 volatile gpio83xx_t *iopd = &((immap_t *)CONFIG_SYS_IMMR)->gpio[0];
Ben Warren81362c12008-01-16 22:37:42 -0500286
Haavard Skinnemoend74084a2008-05-16 11:10:31 +0200287 iopd->dat |= SPI_CS_MASK;
288}
Jagan Teki5931fbb2018-11-24 14:31:12 +0530289#endif
Ben Warren81362c12008-01-16 22:37:42 -0500290
Kim Phillips21416812007-08-15 22:30:33 -0500291#if defined(CONFIG_OF_BOARD_SETUP)
Simon Glass2aec3cc2014-10-23 18:58:47 -0600292int ft_board_setup(void *blob, bd_t *bd)
Kim Phillips774e1b52006-11-01 00:10:40 -0600293{
Kim Phillips21416812007-08-15 22:30:33 -0500294 ft_cpu_setup(blob, bd);
295#ifdef CONFIG_PCI
296 ft_pci_setup(blob, bd);
297#endif
Simon Glass2aec3cc2014-10-23 18:58:47 -0600298
299 return 0;
Kim Phillips774e1b52006-11-01 00:10:40 -0600300}
301#endif