Tom Rini | 10e4779 | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2011 Michal Simek |
| 4 | * |
| 5 | * Michal SIMEK <monstr@monstr.eu> |
| 6 | * |
| 7 | * Based on Xilinx gmac driver: |
| 8 | * (C) Copyright 2011 Xilinx |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 9 | */ |
| 10 | |
Siva Durga Prasad Paladugu | baa2035 | 2016-11-15 16:15:42 +0530 | [diff] [blame] | 11 | #include <clk.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 12 | #include <common.h> |
Simon Glass | 6333448 | 2019-11-14 12:57:39 -0700 | [diff] [blame] | 13 | #include <cpu_func.h> |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 14 | #include <dm.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 15 | #include <log.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 16 | #include <net.h> |
Michal Simek | b055f67 | 2014-04-25 14:17:38 +0200 | [diff] [blame] | 17 | #include <netdev.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 18 | #include <config.h> |
Michal Simek | d9cfa97 | 2015-09-24 20:13:45 +0200 | [diff] [blame] | 19 | #include <console.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 20 | #include <malloc.h> |
Simon Glass | 274e0b0 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 21 | #include <asm/cache.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 22 | #include <asm/io.h> |
| 23 | #include <phy.h> |
| 24 | #include <miiphy.h> |
Mateusz Kulikowski | 93597d7 | 2016-01-23 11:54:33 +0100 | [diff] [blame] | 25 | #include <wait_bit.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 26 | #include <watchdog.h> |
Siva Durga Prasad Paladugu | 2b0690e | 2014-12-06 12:57:53 +0530 | [diff] [blame] | 27 | #include <asm/system.h> |
David Andrey | 73875dc | 2013-04-05 17:24:24 +0200 | [diff] [blame] | 28 | #include <asm/arch/hardware.h> |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 29 | #include <asm/arch/sys_proto.h> |
Simon Glass | 9bc1564 | 2020-02-03 07:36:16 -0700 | [diff] [blame] | 30 | #include <dm/device_compat.h> |
Simon Glass | 4dcacfc | 2020-05-10 11:40:13 -0600 | [diff] [blame] | 31 | #include <linux/bitops.h> |
Simon Glass | d66c5f7 | 2020-02-03 07:36:15 -0700 | [diff] [blame] | 32 | #include <linux/err.h> |
Masahiro Yamada | 64e4f7f | 2016-09-21 11:28:57 +0900 | [diff] [blame] | 33 | #include <linux/errno.h> |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 34 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 35 | /* Bit/mask specification */ |
| 36 | #define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */ |
| 37 | #define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */ |
| 38 | #define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */ |
| 39 | #define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */ |
| 40 | #define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */ |
| 41 | |
| 42 | #define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */ |
| 43 | #define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */ |
| 44 | #define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */ |
| 45 | |
| 46 | #define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */ |
| 47 | #define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */ |
| 48 | #define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */ |
| 49 | |
| 50 | /* Wrap bit, last descriptor */ |
| 51 | #define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000 |
| 52 | #define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */ |
Michal Simek | 1dc446e | 2015-08-17 09:58:54 +0200 | [diff] [blame] | 53 | #define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 54 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 55 | #define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */ |
| 56 | #define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */ |
| 57 | #define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */ |
| 58 | #define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */ |
| 59 | |
Siva Durga Prasad Paladugu | 7e7fcc3 | 2016-05-16 15:31:37 +0530 | [diff] [blame] | 60 | #define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */ |
| 61 | #define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */ |
| 62 | #define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */ |
Michal Simek | e5a70d4 | 2021-10-15 15:03:29 +0200 | [diff] [blame] | 63 | #define ZYNQ_GEM_NWCFG_NO_BRDC BIT(5) /* No broadcast */ |
Siva Durga Prasad Paladugu | 7e7fcc3 | 2016-05-16 15:31:37 +0530 | [diff] [blame] | 64 | #define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */ |
Siva Durga Prasad Paladugu | f6c2d20 | 2016-05-16 15:31:38 +0530 | [diff] [blame] | 65 | #define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */ |
Siva Durga Prasad Paladugu | 7e7fcc3 | 2016-05-16 15:31:37 +0530 | [diff] [blame] | 66 | #define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */ |
Michal Simek | 780c535 | 2015-09-08 17:20:01 +0200 | [diff] [blame] | 67 | #ifdef CONFIG_ARM64 |
Siva Durga Prasad Paladugu | 7e7fcc3 | 2016-05-16 15:31:37 +0530 | [diff] [blame] | 68 | #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */ |
Michal Simek | 780c535 | 2015-09-08 17:20:01 +0200 | [diff] [blame] | 69 | #else |
Siva Durga Prasad Paladugu | 7e7fcc3 | 2016-05-16 15:31:37 +0530 | [diff] [blame] | 70 | #define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */ |
Michal Simek | 780c535 | 2015-09-08 17:20:01 +0200 | [diff] [blame] | 71 | #endif |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 72 | |
Siva Durga Prasad Paladugu | 71245a4 | 2014-07-08 15:31:03 +0530 | [diff] [blame] | 73 | #ifdef CONFIG_ARM64 |
| 74 | # define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */ |
| 75 | #else |
| 76 | # define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */ |
| 77 | #endif |
| 78 | |
| 79 | #define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \ |
| 80 | ZYNQ_GEM_NWCFG_FDEN | \ |
Michal Simek | e5a70d4 | 2021-10-15 15:03:29 +0200 | [diff] [blame] | 81 | ZYNQ_GEM_NWCFG_NO_BRDC | \ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 82 | ZYNQ_GEM_NWCFG_FSREM | \ |
| 83 | ZYNQ_GEM_NWCFG_MDCCLKDIV) |
| 84 | |
| 85 | #define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */ |
| 86 | |
| 87 | #define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */ |
| 88 | /* Use full configured addressable space (8 Kb) */ |
| 89 | #define ZYNQ_GEM_DMACR_RXSIZE 0x00000300 |
| 90 | /* Use full configured addressable space (4 Kb) */ |
| 91 | #define ZYNQ_GEM_DMACR_TXSIZE 0x00000400 |
| 92 | /* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */ |
| 93 | #define ZYNQ_GEM_DMACR_RXBUF 0x00180000 |
| 94 | |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 95 | #if defined(CONFIG_PHYS_64BIT) |
| 96 | # define ZYNQ_GEM_DMA_BUS_WIDTH BIT(30) /* 64 bit bus */ |
| 97 | #else |
| 98 | # define ZYNQ_GEM_DMA_BUS_WIDTH (0 << 30) /* 32 bit bus */ |
| 99 | #endif |
| 100 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 101 | #define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \ |
| 102 | ZYNQ_GEM_DMACR_RXSIZE | \ |
| 103 | ZYNQ_GEM_DMACR_TXSIZE | \ |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 104 | ZYNQ_GEM_DMACR_RXBUF | \ |
| 105 | ZYNQ_GEM_DMA_BUS_WIDTH) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 106 | |
Michal Simek | 975ae35 | 2015-08-17 09:57:46 +0200 | [diff] [blame] | 107 | #define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */ |
| 108 | |
Siva Durga Prasad Paladugu | 4546700 | 2016-03-25 12:53:44 +0530 | [diff] [blame] | 109 | #define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000 |
| 110 | |
Siva Durga Prasad Paladugu | b7b3637 | 2018-11-26 16:27:39 +0530 | [diff] [blame] | 111 | #define ZYNQ_GEM_DCFG_DBG6_DMA_64B BIT(23) |
| 112 | |
Michal Simek | ab72cb4 | 2013-04-22 14:41:09 +0200 | [diff] [blame] | 113 | /* Use MII register 1 (MII status register) to detect PHY */ |
| 114 | #define PHY_DETECT_REG 1 |
| 115 | |
| 116 | /* Mask used to verify certain PHY features (or register contents) |
| 117 | * in the register above: |
| 118 | * 0x1000: 10Mbps full duplex support |
| 119 | * 0x0800: 10Mbps half duplex support |
| 120 | * 0x0008: Auto-negotiation support |
| 121 | */ |
| 122 | #define PHY_DETECT_MASK 0x1808 |
| 123 | |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 124 | /* TX BD status masks */ |
| 125 | #define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff |
| 126 | #define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000 |
| 127 | #define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000 |
| 128 | |
Soren Brinkmann | 4dded98 | 2013-11-21 13:39:01 -0800 | [diff] [blame] | 129 | /* Clock frequencies for different speeds */ |
| 130 | #define ZYNQ_GEM_FREQUENCY_10 2500000UL |
| 131 | #define ZYNQ_GEM_FREQUENCY_100 25000000UL |
| 132 | #define ZYNQ_GEM_FREQUENCY_1000 125000000UL |
| 133 | |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 134 | #define RXCLK_EN BIT(0) |
| 135 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 136 | /* Device registers */ |
| 137 | struct zynq_gem_regs { |
Michal Simek | 74a86e8 | 2015-10-05 11:49:43 +0200 | [diff] [blame] | 138 | u32 nwctrl; /* 0x0 - Network Control reg */ |
| 139 | u32 nwcfg; /* 0x4 - Network Config reg */ |
| 140 | u32 nwsr; /* 0x8 - Network Status reg */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 141 | u32 reserved1; |
Michal Simek | 74a86e8 | 2015-10-05 11:49:43 +0200 | [diff] [blame] | 142 | u32 dmacr; /* 0x10 - DMA Control reg */ |
| 143 | u32 txsr; /* 0x14 - TX Status reg */ |
| 144 | u32 rxqbase; /* 0x18 - RX Q Base address reg */ |
| 145 | u32 txqbase; /* 0x1c - TX Q Base address reg */ |
| 146 | u32 rxsr; /* 0x20 - RX Status reg */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 147 | u32 reserved2[2]; |
Michal Simek | 74a86e8 | 2015-10-05 11:49:43 +0200 | [diff] [blame] | 148 | u32 idr; /* 0x2c - Interrupt Disable reg */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 149 | u32 reserved3; |
Michal Simek | 74a86e8 | 2015-10-05 11:49:43 +0200 | [diff] [blame] | 150 | u32 phymntnc; /* 0x34 - Phy Maintaince reg */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 151 | u32 reserved4[18]; |
Michal Simek | 74a86e8 | 2015-10-05 11:49:43 +0200 | [diff] [blame] | 152 | u32 hashl; /* 0x80 - Hash Low address reg */ |
| 153 | u32 hashh; /* 0x84 - Hash High address reg */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 154 | #define LADDR_LOW 0 |
| 155 | #define LADDR_HIGH 1 |
Michal Simek | 74a86e8 | 2015-10-05 11:49:43 +0200 | [diff] [blame] | 156 | u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */ |
| 157 | u32 match[4]; /* 0xa8 - Type ID1 Match reg */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 158 | u32 reserved6[18]; |
Michal Simek | ff5dbef | 2015-10-05 12:49:48 +0200 | [diff] [blame] | 159 | #define STAT_SIZE 44 |
| 160 | u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */ |
Siva Durga Prasad Paladugu | 4546700 | 2016-03-25 12:53:44 +0530 | [diff] [blame] | 161 | u32 reserved9[20]; |
| 162 | u32 pcscntrl; |
Siva Durga Prasad Paladugu | b7b3637 | 2018-11-26 16:27:39 +0530 | [diff] [blame] | 163 | u32 rserved12[36]; |
| 164 | u32 dcfg6; /* 0x294 Design config reg6 */ |
| 165 | u32 reserved7[106]; |
Edgar E. Iglesias | 2304511 | 2015-09-25 23:50:07 -0700 | [diff] [blame] | 166 | u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */ |
| 167 | u32 reserved8[15]; |
| 168 | u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */ |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 169 | u32 reserved10[17]; |
| 170 | u32 upper_txqbase; /* 0x4C8 - Upper tx_q base addr */ |
| 171 | u32 reserved11[2]; |
| 172 | u32 upper_rxqbase; /* 0x4D4 - Upper rx_q base addr */ |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 173 | }; |
| 174 | |
| 175 | /* BD descriptors */ |
| 176 | struct emac_bd { |
| 177 | u32 addr; /* Next descriptor pointer */ |
| 178 | u32 status; |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 179 | #if defined(CONFIG_PHYS_64BIT) |
| 180 | u32 addr_hi; |
| 181 | u32 reserved; |
| 182 | #endif |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 183 | }; |
| 184 | |
Michal Simek | c40c93e | 2019-05-22 14:12:20 +0200 | [diff] [blame] | 185 | /* Reduce amount of BUFs if you have limited amount of memory */ |
Siva Durga Prasad Paladugu | 55931cf | 2015-04-15 12:15:01 +0530 | [diff] [blame] | 186 | #define RX_BUF 32 |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 187 | /* Page table entries are set to 1MB, or multiples of 1MB |
| 188 | * (not < 1MB). driver uses less bd's so use 1MB bdspace. |
| 189 | */ |
| 190 | #define BD_SPACE 0x100000 |
| 191 | /* BD separation space */ |
Michal Simek | c6eb0bc | 2015-08-17 09:45:53 +0200 | [diff] [blame] | 192 | #define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd)) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 193 | |
Edgar E. Iglesias | 2304511 | 2015-09-25 23:50:07 -0700 | [diff] [blame] | 194 | /* Setup the first free TX descriptor */ |
| 195 | #define TX_FREE_DESC 2 |
| 196 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 197 | /* Initialized, rxbd_current, rx_first_buf must be 0 after init */ |
| 198 | struct zynq_gem_priv { |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 199 | struct emac_bd *tx_bd; |
| 200 | struct emac_bd *rx_bd; |
| 201 | char *rxbuffers; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 202 | u32 rxbd_current; |
| 203 | u32 rx_first_buf; |
| 204 | int phyaddr; |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 205 | int init; |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 206 | struct zynq_gem_regs *iobase; |
Michal Simek | 55ee186 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 207 | struct zynq_gem_regs *mdiobase; |
Michal Simek | 492de0f | 2015-10-07 16:42:56 +0200 | [diff] [blame] | 208 | phy_interface_t interface; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 209 | struct phy_device *phydev; |
Siva Durga Prasad Paladugu | 34a48e5 | 2018-07-16 18:25:45 +0530 | [diff] [blame] | 210 | ofnode phy_of_node; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 211 | struct mii_dev *bus; |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 212 | struct clk rx_clk; |
| 213 | struct clk tx_clk; |
Siva Durga Prasad Paladugu | 0703cc5 | 2018-04-12 12:22:17 +0200 | [diff] [blame] | 214 | u32 max_speed; |
Siva Durga Prasad Paladugu | 134cfa6 | 2017-11-23 12:56:55 +0530 | [diff] [blame] | 215 | bool int_pcs; |
Siva Durga Prasad Paladugu | b7b3637 | 2018-11-26 16:27:39 +0530 | [diff] [blame] | 216 | bool dma_64bit; |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 217 | u32 clk_en_info; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 218 | }; |
| 219 | |
Michal Simek | 70551ca | 2018-06-13 10:00:30 +0200 | [diff] [blame] | 220 | static int phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum, |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 221 | u32 op, u16 *data) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 222 | { |
| 223 | u32 mgtcr; |
Michal Simek | 55ee186 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 224 | struct zynq_gem_regs *regs = priv->mdiobase; |
Michal Simek | e670965 | 2016-12-12 09:47:26 +0100 | [diff] [blame] | 225 | int err; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 226 | |
Álvaro Fernández Rojas | 918de03 | 2018-01-23 17:14:55 +0100 | [diff] [blame] | 227 | err = wait_for_bit_le32(®s->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK, |
| 228 | true, 20000, false); |
Michal Simek | e670965 | 2016-12-12 09:47:26 +0100 | [diff] [blame] | 229 | if (err) |
| 230 | return err; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 231 | |
| 232 | /* Construct mgtcr mask for the operation */ |
| 233 | mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op | |
| 234 | (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) | |
| 235 | (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data; |
| 236 | |
| 237 | /* Write mgtcr and wait for completion */ |
| 238 | writel(mgtcr, ®s->phymntnc); |
| 239 | |
Álvaro Fernández Rojas | 918de03 | 2018-01-23 17:14:55 +0100 | [diff] [blame] | 240 | err = wait_for_bit_le32(®s->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK, |
| 241 | true, 20000, false); |
Michal Simek | e670965 | 2016-12-12 09:47:26 +0100 | [diff] [blame] | 242 | if (err) |
| 243 | return err; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 244 | |
| 245 | if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK) |
| 246 | *data = readl(®s->phymntnc); |
| 247 | |
| 248 | return 0; |
| 249 | } |
| 250 | |
Michal Simek | 70551ca | 2018-06-13 10:00:30 +0200 | [diff] [blame] | 251 | static int phyread(struct zynq_gem_priv *priv, u32 phy_addr, |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 252 | u32 regnum, u16 *val) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 253 | { |
Michal Simek | 70551ca | 2018-06-13 10:00:30 +0200 | [diff] [blame] | 254 | int ret; |
Michal Simek | c919c2c | 2015-10-07 16:34:51 +0200 | [diff] [blame] | 255 | |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 256 | ret = phy_setup_op(priv, phy_addr, regnum, |
| 257 | ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val); |
Michal Simek | c919c2c | 2015-10-07 16:34:51 +0200 | [diff] [blame] | 258 | |
| 259 | if (!ret) |
| 260 | debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__, |
| 261 | phy_addr, regnum, *val); |
| 262 | |
| 263 | return ret; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 264 | } |
| 265 | |
Michal Simek | 70551ca | 2018-06-13 10:00:30 +0200 | [diff] [blame] | 266 | static int phywrite(struct zynq_gem_priv *priv, u32 phy_addr, |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 267 | u32 regnum, u16 data) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 268 | { |
Michal Simek | c919c2c | 2015-10-07 16:34:51 +0200 | [diff] [blame] | 269 | debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr, |
| 270 | regnum, data); |
| 271 | |
Michal Simek | 1a63ee2 | 2015-11-30 10:24:15 +0100 | [diff] [blame] | 272 | return phy_setup_op(priv, phy_addr, regnum, |
| 273 | ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 274 | } |
| 275 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 276 | static int zynq_gem_setup_mac(struct udevice *dev) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 277 | { |
| 278 | u32 i, macaddrlow, macaddrhigh; |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 279 | struct eth_pdata *pdata = dev_get_plat(dev); |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 280 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 281 | struct zynq_gem_regs *regs = priv->iobase; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 282 | |
| 283 | /* Set the MAC bits [31:0] in BOT */ |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 284 | macaddrlow = pdata->enetaddr[0]; |
| 285 | macaddrlow |= pdata->enetaddr[1] << 8; |
| 286 | macaddrlow |= pdata->enetaddr[2] << 16; |
| 287 | macaddrlow |= pdata->enetaddr[3] << 24; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 288 | |
| 289 | /* Set MAC bits [47:32] in TOP */ |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 290 | macaddrhigh = pdata->enetaddr[4]; |
| 291 | macaddrhigh |= pdata->enetaddr[5] << 8; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 292 | |
| 293 | for (i = 0; i < 4; i++) { |
| 294 | writel(0, ®s->laddr[i][LADDR_LOW]); |
| 295 | writel(0, ®s->laddr[i][LADDR_HIGH]); |
| 296 | /* Do not use MATCHx register */ |
| 297 | writel(0, ®s->match[i]); |
| 298 | } |
| 299 | |
| 300 | writel(macaddrlow, ®s->laddr[0][LADDR_LOW]); |
| 301 | writel(macaddrhigh, ®s->laddr[0][LADDR_HIGH]); |
| 302 | |
| 303 | return 0; |
| 304 | } |
| 305 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 306 | static int zynq_phy_init(struct udevice *dev) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 307 | { |
Michal Simek | 75fbb69 | 2015-11-30 13:38:32 +0100 | [diff] [blame] | 308 | int ret; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 309 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
Michal Simek | 55ee186 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 310 | struct zynq_gem_regs *regs_mdio = priv->mdiobase; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 311 | const u32 supported = SUPPORTED_10baseT_Half | |
| 312 | SUPPORTED_10baseT_Full | |
| 313 | SUPPORTED_100baseT_Half | |
| 314 | SUPPORTED_100baseT_Full | |
| 315 | SUPPORTED_1000baseT_Half | |
| 316 | SUPPORTED_1000baseT_Full; |
| 317 | |
Michal Simek | e9ecc1c | 2015-11-30 13:58:36 +0100 | [diff] [blame] | 318 | /* Enable only MDIO bus */ |
Michal Simek | 55ee186 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 319 | writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, ®s_mdio->nwctrl); |
Michal Simek | e9ecc1c | 2015-11-30 13:58:36 +0100 | [diff] [blame] | 320 | |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 321 | priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev, |
| 322 | priv->interface); |
Michal Simek | 2c68e08 | 2015-11-30 14:03:37 +0100 | [diff] [blame] | 323 | if (!priv->phydev) |
| 324 | return -ENODEV; |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 325 | |
Siva Durga Prasad Paladugu | 0703cc5 | 2018-04-12 12:22:17 +0200 | [diff] [blame] | 326 | if (priv->max_speed) { |
| 327 | ret = phy_set_supported(priv->phydev, priv->max_speed); |
| 328 | if (ret) |
| 329 | return ret; |
| 330 | } |
| 331 | |
Siva Durga Prasad Paladugu | 1220350 | 2019-03-27 17:39:59 +0530 | [diff] [blame] | 332 | priv->phydev->supported &= supported | ADVERTISED_Pause | |
| 333 | ADVERTISED_Asym_Pause; |
| 334 | |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 335 | priv->phydev->advertising = priv->phydev->supported; |
Siva Durga Prasad Paladugu | 34a48e5 | 2018-07-16 18:25:45 +0530 | [diff] [blame] | 336 | priv->phydev->node = priv->phy_of_node; |
Dan Murphy | a582871 | 2016-05-02 15:45:57 -0500 | [diff] [blame] | 337 | |
Michal Simek | 24ce232 | 2016-05-18 14:37:23 +0200 | [diff] [blame] | 338 | return phy_config(priv->phydev); |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 339 | } |
| 340 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 341 | static int zynq_gem_init(struct udevice *dev) |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 342 | { |
Siva Durga Prasad Paladugu | 65d3f3a | 2016-02-05 13:22:11 +0530 | [diff] [blame] | 343 | u32 i, nwconfig; |
Michal Simek | dbc0cfc | 2016-05-18 12:37:22 +0200 | [diff] [blame] | 344 | int ret; |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 345 | unsigned long clk_rate = 0; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 346 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 347 | struct zynq_gem_regs *regs = priv->iobase; |
Michal Simek | 55ee186 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 348 | struct zynq_gem_regs *regs_mdio = priv->mdiobase; |
Michal Simek | 7cd7ea6 | 2015-11-30 13:54:43 +0100 | [diff] [blame] | 349 | struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC]; |
| 350 | struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2]; |
| 351 | |
Siva Durga Prasad Paladugu | b7b3637 | 2018-11-26 16:27:39 +0530 | [diff] [blame] | 352 | if (readl(®s->dcfg6) & ZYNQ_GEM_DCFG_DBG6_DMA_64B) |
| 353 | priv->dma_64bit = true; |
| 354 | else |
| 355 | priv->dma_64bit = false; |
| 356 | |
| 357 | #if defined(CONFIG_PHYS_64BIT) |
| 358 | if (!priv->dma_64bit) { |
| 359 | printf("ERR: %s: Using 64-bit DMA but HW doesn't support it\n", |
| 360 | __func__); |
| 361 | return -EINVAL; |
| 362 | } |
| 363 | #else |
| 364 | if (priv->dma_64bit) |
| 365 | debug("WARN: %s: Not using 64-bit dma even HW supports it\n", |
| 366 | __func__); |
| 367 | #endif |
| 368 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 369 | if (!priv->init) { |
| 370 | /* Disable all interrupts */ |
| 371 | writel(0xFFFFFFFF, ®s->idr); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 372 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 373 | /* Disable the receiver & transmitter */ |
| 374 | writel(0, ®s->nwctrl); |
| 375 | writel(0, ®s->txsr); |
| 376 | writel(0, ®s->rxsr); |
| 377 | writel(0, ®s->phymntnc); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 378 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 379 | /* Clear the Hash registers for the mac address |
| 380 | * pointed by AddressPtr |
| 381 | */ |
| 382 | writel(0x0, ®s->hashl); |
| 383 | /* Write bits [63:32] in TOP */ |
| 384 | writel(0x0, ®s->hashh); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 385 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 386 | /* Clear all counters */ |
Michal Simek | ff5dbef | 2015-10-05 12:49:48 +0200 | [diff] [blame] | 387 | for (i = 0; i < STAT_SIZE; i++) |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 388 | readl(®s->stat[i]); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 389 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 390 | /* Setup RxBD space */ |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 391 | memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd)); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 392 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 393 | for (i = 0; i < RX_BUF; i++) { |
| 394 | priv->rx_bd[i].status = 0xF0000000; |
| 395 | priv->rx_bd[i].addr = |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 396 | (lower_32_bits((ulong)(priv->rxbuffers) |
| 397 | + (i * PKTSIZE_ALIGN))); |
| 398 | #if defined(CONFIG_PHYS_64BIT) |
| 399 | priv->rx_bd[i].addr_hi = |
| 400 | (upper_32_bits((ulong)(priv->rxbuffers) |
| 401 | + (i * PKTSIZE_ALIGN))); |
| 402 | #endif |
| 403 | } |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 404 | /* WRAP bit to last BD */ |
| 405 | priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK; |
| 406 | /* Write RxBDs to IP */ |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 407 | writel(lower_32_bits((ulong)priv->rx_bd), ®s->rxqbase); |
| 408 | #if defined(CONFIG_PHYS_64BIT) |
| 409 | writel(upper_32_bits((ulong)priv->rx_bd), ®s->upper_rxqbase); |
| 410 | #endif |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 411 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 412 | /* Setup for DMA Configuration register */ |
| 413 | writel(ZYNQ_GEM_DMACR_INIT, ®s->dmacr); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 414 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 415 | /* Setup for Network Control register, MDIO, Rx and Tx enable */ |
Michal Simek | 55ee186 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 416 | setbits_le32(®s_mdio->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 417 | |
Edgar E. Iglesias | 2304511 | 2015-09-25 23:50:07 -0700 | [diff] [blame] | 418 | /* Disable the second priority queue */ |
| 419 | dummy_tx_bd->addr = 0; |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 420 | #if defined(CONFIG_PHYS_64BIT) |
| 421 | dummy_tx_bd->addr_hi = 0; |
| 422 | #endif |
Edgar E. Iglesias | 2304511 | 2015-09-25 23:50:07 -0700 | [diff] [blame] | 423 | dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK | |
| 424 | ZYNQ_GEM_TXBUF_LAST_MASK| |
| 425 | ZYNQ_GEM_TXBUF_USED_MASK; |
| 426 | |
| 427 | dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK | |
| 428 | ZYNQ_GEM_RXBUF_NEW_MASK; |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 429 | #if defined(CONFIG_PHYS_64BIT) |
| 430 | dummy_rx_bd->addr_hi = 0; |
| 431 | #endif |
Edgar E. Iglesias | 2304511 | 2015-09-25 23:50:07 -0700 | [diff] [blame] | 432 | dummy_rx_bd->status = 0; |
Edgar E. Iglesias | 2304511 | 2015-09-25 23:50:07 -0700 | [diff] [blame] | 433 | |
| 434 | writel((ulong)dummy_tx_bd, ®s->transmit_q1_ptr); |
| 435 | writel((ulong)dummy_rx_bd, ®s->receive_q1_ptr); |
| 436 | |
Michal Simek | a94f84d | 2013-01-24 13:04:12 +0100 | [diff] [blame] | 437 | priv->init++; |
| 438 | } |
| 439 | |
Michal Simek | dbc0cfc | 2016-05-18 12:37:22 +0200 | [diff] [blame] | 440 | ret = phy_startup(priv->phydev); |
| 441 | if (ret) |
| 442 | return ret; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 443 | |
Michal Simek | 43b3832 | 2015-11-30 13:44:49 +0100 | [diff] [blame] | 444 | if (!priv->phydev->link) { |
| 445 | printf("%s: No link.\n", priv->phydev->dev->name); |
Michal Simek | 216b96d | 2013-11-12 14:25:29 +0100 | [diff] [blame] | 446 | return -1; |
| 447 | } |
| 448 | |
Siva Durga Prasad Paladugu | 65d3f3a | 2016-02-05 13:22:11 +0530 | [diff] [blame] | 449 | nwconfig = ZYNQ_GEM_NWCFG_INIT; |
| 450 | |
Siva Durga Prasad Paladugu | 134cfa6 | 2017-11-23 12:56:55 +0530 | [diff] [blame] | 451 | /* |
| 452 | * Set SGMII enable PCS selection only if internal PCS/PMA |
| 453 | * core is used and interface is SGMII. |
| 454 | */ |
| 455 | if (priv->interface == PHY_INTERFACE_MODE_SGMII && |
| 456 | priv->int_pcs) { |
Siva Durga Prasad Paladugu | 65d3f3a | 2016-02-05 13:22:11 +0530 | [diff] [blame] | 457 | nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL | |
| 458 | ZYNQ_GEM_NWCFG_PCS_SEL; |
Siva Durga Prasad Paladugu | 4546700 | 2016-03-25 12:53:44 +0530 | [diff] [blame] | 459 | } |
Siva Durga Prasad Paladugu | 65d3f3a | 2016-02-05 13:22:11 +0530 | [diff] [blame] | 460 | |
Michal Simek | 43b3832 | 2015-11-30 13:44:49 +0100 | [diff] [blame] | 461 | switch (priv->phydev->speed) { |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 462 | case SPEED_1000: |
Siva Durga Prasad Paladugu | 65d3f3a | 2016-02-05 13:22:11 +0530 | [diff] [blame] | 463 | writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000, |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 464 | ®s->nwcfg); |
Soren Brinkmann | 4dded98 | 2013-11-21 13:39:01 -0800 | [diff] [blame] | 465 | clk_rate = ZYNQ_GEM_FREQUENCY_1000; |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 466 | break; |
| 467 | case SPEED_100: |
Siva Durga Prasad Paladugu | 65d3f3a | 2016-02-05 13:22:11 +0530 | [diff] [blame] | 468 | writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100, |
Michal Simek | 6429595 | 2015-09-08 16:55:42 +0200 | [diff] [blame] | 469 | ®s->nwcfg); |
Soren Brinkmann | 4dded98 | 2013-11-21 13:39:01 -0800 | [diff] [blame] | 470 | clk_rate = ZYNQ_GEM_FREQUENCY_100; |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 471 | break; |
| 472 | case SPEED_10: |
Soren Brinkmann | 4dded98 | 2013-11-21 13:39:01 -0800 | [diff] [blame] | 473 | clk_rate = ZYNQ_GEM_FREQUENCY_10; |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 474 | break; |
| 475 | } |
Robert Hancock | 3d6a9e0 | 2021-03-11 16:55:50 -0600 | [diff] [blame] | 476 | |
| 477 | #ifdef CONFIG_ARM64 |
| 478 | if (priv->interface == PHY_INTERFACE_MODE_SGMII && |
| 479 | priv->int_pcs) { |
| 480 | /* |
| 481 | * Disable AN for fixed link configuration, enable otherwise. |
| 482 | * Must be written after PCS_SEL is set in nwconfig, |
| 483 | * otherwise writes will not take effect. |
| 484 | */ |
| 485 | if (priv->phydev->phy_id != PHY_FIXED_ID) |
| 486 | writel(readl(®s->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL, |
| 487 | ®s->pcscntrl); |
| 488 | else |
| 489 | writel(readl(®s->pcscntrl) & ~ZYNQ_GEM_PCS_CTL_ANEG_ENBL, |
| 490 | ®s->pcscntrl); |
| 491 | } |
| 492 | #endif |
David Andrey | 73875dc | 2013-04-05 17:24:24 +0200 | [diff] [blame] | 493 | |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 494 | ret = clk_set_rate(&priv->tx_clk, clk_rate); |
Michal Simek | 4171095 | 2021-02-09 15:28:15 +0100 | [diff] [blame] | 495 | if (IS_ERR_VALUE(ret)) { |
Stefan Herbrechtsmeier | bb43397 | 2017-01-17 16:27:25 +0100 | [diff] [blame] | 496 | dev_err(dev, "failed to set tx clock rate\n"); |
| 497 | return ret; |
| 498 | } |
| 499 | |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 500 | ret = clk_enable(&priv->tx_clk); |
Michal Simek | 4171095 | 2021-02-09 15:28:15 +0100 | [diff] [blame] | 501 | if (ret) { |
Stefan Herbrechtsmeier | bb43397 | 2017-01-17 16:27:25 +0100 | [diff] [blame] | 502 | dev_err(dev, "failed to enable tx clock\n"); |
| 503 | return ret; |
| 504 | } |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 505 | |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 506 | if (priv->clk_en_info & RXCLK_EN) { |
| 507 | ret = clk_enable(&priv->rx_clk); |
| 508 | if (ret) { |
| 509 | dev_err(dev, "failed to enable rx clock\n"); |
| 510 | return ret; |
| 511 | } |
| 512 | } |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 513 | setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK | |
| 514 | ZYNQ_GEM_NWCTRL_TXEN_MASK); |
| 515 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 516 | return 0; |
| 517 | } |
| 518 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 519 | static int zynq_gem_send(struct udevice *dev, void *ptr, int len) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 520 | { |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 521 | dma_addr_t addr; |
| 522 | u32 size; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 523 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 524 | struct zynq_gem_regs *regs = priv->iobase; |
Michal Simek | 1dc446e | 2015-08-17 09:58:54 +0200 | [diff] [blame] | 525 | struct emac_bd *current_bd = &priv->tx_bd[1]; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 526 | |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 527 | /* Setup Tx BD */ |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 528 | memset(priv->tx_bd, 0, sizeof(struct emac_bd)); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 529 | |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 530 | priv->tx_bd->addr = lower_32_bits((ulong)ptr); |
| 531 | #if defined(CONFIG_PHYS_64BIT) |
| 532 | priv->tx_bd->addr_hi = upper_32_bits((ulong)ptr); |
| 533 | #endif |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 534 | priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) | |
Michal Simek | 1dc446e | 2015-08-17 09:58:54 +0200 | [diff] [blame] | 535 | ZYNQ_GEM_TXBUF_LAST_MASK; |
| 536 | /* Dummy descriptor to mark it as the last in descriptor chain */ |
| 537 | current_bd->addr = 0x0; |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 538 | #if defined(CONFIG_PHYS_64BIT) |
| 539 | current_bd->addr_hi = 0x0; |
| 540 | #endif |
Michal Simek | 1dc446e | 2015-08-17 09:58:54 +0200 | [diff] [blame] | 541 | current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK | |
| 542 | ZYNQ_GEM_TXBUF_LAST_MASK| |
| 543 | ZYNQ_GEM_TXBUF_USED_MASK; |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 544 | |
Michal Simek | b6fe7ad | 2015-08-17 09:50:09 +0200 | [diff] [blame] | 545 | /* setup BD */ |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 546 | writel(lower_32_bits((ulong)priv->tx_bd), ®s->txqbase); |
| 547 | #if defined(CONFIG_PHYS_64BIT) |
| 548 | writel(upper_32_bits((ulong)priv->tx_bd), ®s->upper_txqbase); |
| 549 | #endif |
Michal Simek | b6fe7ad | 2015-08-17 09:50:09 +0200 | [diff] [blame] | 550 | |
Prabhakar Kushwaha | 1e9e619 | 2015-10-25 13:18:54 +0530 | [diff] [blame] | 551 | addr = (ulong) ptr; |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 552 | addr &= ~(ARCH_DMA_MINALIGN - 1); |
| 553 | size = roundup(len, ARCH_DMA_MINALIGN); |
| 554 | flush_dcache_range(addr, addr + size); |
| 555 | barrier(); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 556 | |
| 557 | /* Start transmit */ |
| 558 | setbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK); |
| 559 | |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 560 | /* Read TX BD status */ |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 561 | if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED) |
| 562 | printf("TX buffers exhausted in mid frame\n"); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 563 | |
Álvaro Fernández Rojas | 918de03 | 2018-01-23 17:14:55 +0100 | [diff] [blame] | 564 | return wait_for_bit_le32(®s->txsr, ZYNQ_GEM_TSR_DONE, |
| 565 | true, 20000, true); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 566 | } |
| 567 | |
| 568 | /* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */ |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 569 | static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 570 | { |
| 571 | int frame_len; |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 572 | dma_addr_t addr; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 573 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 574 | struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current]; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 575 | |
| 576 | if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK)) |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 577 | return -1; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 578 | |
| 579 | if (!(current_bd->status & |
| 580 | (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) { |
| 581 | printf("GEM: SOF or EOF not set for last buffer received!\n"); |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 582 | return -1; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 583 | } |
| 584 | |
| 585 | frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK; |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 586 | if (!frame_len) { |
| 587 | printf("%s: Zero size packet?\n", __func__); |
| 588 | return -1; |
| 589 | } |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 590 | |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 591 | #if defined(CONFIG_PHYS_64BIT) |
| 592 | addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK) |
| 593 | | ((dma_addr_t)current_bd->addr_hi << 32)); |
| 594 | #else |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 595 | addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK; |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 596 | #endif |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 597 | addr &= ~(ARCH_DMA_MINALIGN - 1); |
Vipul Kumar | cbc2ed6 | 2018-11-26 16:27:38 +0530 | [diff] [blame] | 598 | |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 599 | *packetp = (uchar *)(uintptr_t)addr; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 600 | |
Stefan Theil | 0f407c9 | 2018-12-17 09:12:30 +0100 | [diff] [blame] | 601 | invalidate_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN, ARCH_DMA_MINALIGN)); |
| 602 | barrier(); |
| 603 | |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 604 | return frame_len; |
| 605 | } |
| 606 | |
| 607 | static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length) |
| 608 | { |
| 609 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 610 | struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current]; |
| 611 | struct emac_bd *first_bd; |
Ashok Reddy Soma | 4757253 | 2020-02-23 08:01:29 -0700 | [diff] [blame] | 612 | dma_addr_t addr; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 613 | |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 614 | if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) { |
| 615 | priv->rx_first_buf = priv->rxbd_current; |
| 616 | } else { |
| 617 | current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK; |
| 618 | current_bd->status = 0xF0000000; /* FIXME */ |
| 619 | } |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 620 | |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 621 | if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) { |
| 622 | first_bd = &priv->rx_bd[priv->rx_first_buf]; |
| 623 | first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK; |
| 624 | first_bd->status = 0xF0000000; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 625 | } |
| 626 | |
Ashok Reddy Soma | 4757253 | 2020-02-23 08:01:29 -0700 | [diff] [blame] | 627 | /* Flush the cache for the packet as well */ |
| 628 | #if defined(CONFIG_PHYS_64BIT) |
| 629 | addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK) |
| 630 | | ((dma_addr_t)current_bd->addr_hi << 32)); |
| 631 | #else |
| 632 | addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK; |
| 633 | #endif |
| 634 | flush_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN, |
| 635 | ARCH_DMA_MINALIGN)); |
| 636 | barrier(); |
| 637 | |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 638 | if ((++priv->rxbd_current) >= RX_BUF) |
| 639 | priv->rxbd_current = 0; |
| 640 | |
Michal Simek | 139f410 | 2015-12-09 14:16:32 +0100 | [diff] [blame] | 641 | return 0; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 642 | } |
| 643 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 644 | static void zynq_gem_halt(struct udevice *dev) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 645 | { |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 646 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 647 | struct zynq_gem_regs *regs = priv->iobase; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 648 | |
Michal Simek | d9f2c11 | 2012-10-15 14:01:23 +0200 | [diff] [blame] | 649 | clrsetbits_le32(®s->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK | |
| 650 | ZYNQ_GEM_NWCTRL_TXEN_MASK, 0); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 651 | } |
| 652 | |
Joe Hershberger | 7f4e555 | 2016-01-26 11:57:03 -0600 | [diff] [blame] | 653 | __weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr) |
| 654 | { |
| 655 | return -ENOSYS; |
| 656 | } |
| 657 | |
| 658 | static int zynq_gem_read_rom_mac(struct udevice *dev) |
| 659 | { |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 660 | struct eth_pdata *pdata = dev_get_plat(dev); |
Joe Hershberger | 7f4e555 | 2016-01-26 11:57:03 -0600 | [diff] [blame] | 661 | |
Olliver Schinagl | fee13c3 | 2017-04-03 16:18:53 +0200 | [diff] [blame] | 662 | if (!pdata) |
| 663 | return -ENOSYS; |
Joe Hershberger | 7f4e555 | 2016-01-26 11:57:03 -0600 | [diff] [blame] | 664 | |
Olliver Schinagl | fee13c3 | 2017-04-03 16:18:53 +0200 | [diff] [blame] | 665 | return zynq_board_read_rom_ethaddr(pdata->enetaddr); |
Joe Hershberger | 7f4e555 | 2016-01-26 11:57:03 -0600 | [diff] [blame] | 666 | } |
| 667 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 668 | static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr, |
| 669 | int devad, int reg) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 670 | { |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 671 | struct zynq_gem_priv *priv = bus->priv; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 672 | int ret; |
Michal Simek | d061bfd | 2018-06-14 09:08:44 +0200 | [diff] [blame] | 673 | u16 val = 0; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 674 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 675 | ret = phyread(priv, addr, reg, &val); |
| 676 | debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret); |
| 677 | return val; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 678 | } |
| 679 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 680 | static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad, |
| 681 | int reg, u16 value) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 682 | { |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 683 | struct zynq_gem_priv *priv = bus->priv; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 684 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 685 | debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value); |
| 686 | return phywrite(priv, addr, reg, value); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 687 | } |
| 688 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 689 | static int zynq_gem_probe(struct udevice *dev) |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 690 | { |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 691 | void *bd_space; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 692 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
| 693 | int ret; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 694 | |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 695 | /* Align rxbuffers to ARCH_DMA_MINALIGN */ |
| 696 | priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN); |
Michal Simek | c8959f4 | 2018-06-13 15:20:35 +0200 | [diff] [blame] | 697 | if (!priv->rxbuffers) |
| 698 | return -ENOMEM; |
| 699 | |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 700 | memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN); |
T Karthik Reddy | 60bf216 | 2020-01-15 02:15:13 -0700 | [diff] [blame] | 701 | ulong addr = (ulong)priv->rxbuffers; |
Stefan Theil | 0f407c9 | 2018-12-17 09:12:30 +0100 | [diff] [blame] | 702 | flush_dcache_range(addr, addr + roundup(RX_BUF * PKTSIZE_ALIGN, ARCH_DMA_MINALIGN)); |
| 703 | barrier(); |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 704 | |
Siva Durga Prasad Paladugu | 2b0690e | 2014-12-06 12:57:53 +0530 | [diff] [blame] | 705 | /* Align bd_space to MMU_SECTION_SHIFT */ |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 706 | bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE); |
Michal Simek | 049c65b | 2020-02-06 14:36:46 +0100 | [diff] [blame] | 707 | if (!bd_space) { |
| 708 | ret = -ENOMEM; |
| 709 | goto err1; |
| 710 | } |
Michal Simek | c8959f4 | 2018-06-13 15:20:35 +0200 | [diff] [blame] | 711 | |
Michal Simek | 0afb6b2 | 2015-04-15 13:31:28 +0200 | [diff] [blame] | 712 | mmu_set_region_dcache_behaviour((phys_addr_t)bd_space, |
| 713 | BD_SPACE, DCACHE_OFF); |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 714 | |
| 715 | /* Initialize the bd spaces for tx and rx bd's */ |
| 716 | priv->tx_bd = (struct emac_bd *)bd_space; |
Prabhakar Kushwaha | 1e9e619 | 2015-10-25 13:18:54 +0530 | [diff] [blame] | 717 | priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE); |
Srikanth Thokala | cbf20b2 | 2013-11-08 22:55:48 +0530 | [diff] [blame] | 718 | |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 719 | ret = clk_get_by_name(dev, "tx_clk", &priv->tx_clk); |
Siva Durga Prasad Paladugu | baa2035 | 2016-11-15 16:15:42 +0530 | [diff] [blame] | 720 | if (ret < 0) { |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 721 | dev_err(dev, "failed to get tx_clock\n"); |
Michal Simek | 179f7d7 | 2021-02-11 19:03:30 +0100 | [diff] [blame] | 722 | goto err2; |
Siva Durga Prasad Paladugu | baa2035 | 2016-11-15 16:15:42 +0530 | [diff] [blame] | 723 | } |
Siva Durga Prasad Paladugu | baa2035 | 2016-11-15 16:15:42 +0530 | [diff] [blame] | 724 | |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 725 | if (priv->clk_en_info & RXCLK_EN) { |
| 726 | ret = clk_get_by_name(dev, "rx_clk", &priv->rx_clk); |
| 727 | if (ret < 0) { |
| 728 | dev_err(dev, "failed to get rx_clock\n"); |
Michal Simek | 179f7d7 | 2021-02-11 19:03:30 +0100 | [diff] [blame] | 729 | goto err2; |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 730 | } |
| 731 | } |
| 732 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 733 | priv->bus = mdio_alloc(); |
| 734 | priv->bus->read = zynq_gem_miiphy_read; |
| 735 | priv->bus->write = zynq_gem_miiphy_write; |
| 736 | priv->bus->priv = priv; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 737 | |
Simon Glass | 75e534b | 2020-12-16 21:20:07 -0700 | [diff] [blame] | 738 | ret = mdio_register_seq(priv->bus, dev_seq(dev)); |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 739 | if (ret) |
Michal Simek | 049c65b | 2020-02-06 14:36:46 +0100 | [diff] [blame] | 740 | goto err2; |
| 741 | |
| 742 | ret = zynq_phy_init(dev); |
| 743 | if (ret) |
Michael Walle | 465437c | 2021-02-10 22:41:57 +0100 | [diff] [blame] | 744 | goto err3; |
Michal Simek | 049c65b | 2020-02-06 14:36:46 +0100 | [diff] [blame] | 745 | |
| 746 | return ret; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 747 | |
Michael Walle | 465437c | 2021-02-10 22:41:57 +0100 | [diff] [blame] | 748 | err3: |
| 749 | mdio_unregister(priv->bus); |
Michal Simek | 049c65b | 2020-02-06 14:36:46 +0100 | [diff] [blame] | 750 | err2: |
Michal Simek | 049c65b | 2020-02-06 14:36:46 +0100 | [diff] [blame] | 751 | free(priv->tx_bd); |
Michal Simek | 179f7d7 | 2021-02-11 19:03:30 +0100 | [diff] [blame] | 752 | err1: |
| 753 | free(priv->rxbuffers); |
Michal Simek | 049c65b | 2020-02-06 14:36:46 +0100 | [diff] [blame] | 754 | return ret; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 755 | } |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 756 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 757 | static int zynq_gem_remove(struct udevice *dev) |
| 758 | { |
| 759 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 760 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 761 | free(priv->phydev); |
| 762 | mdio_unregister(priv->bus); |
| 763 | mdio_free(priv->bus); |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 764 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 765 | return 0; |
| 766 | } |
| 767 | |
| 768 | static const struct eth_ops zynq_gem_ops = { |
| 769 | .start = zynq_gem_init, |
| 770 | .send = zynq_gem_send, |
| 771 | .recv = zynq_gem_recv, |
Michal Simek | 57b0269 | 2015-12-09 14:26:48 +0100 | [diff] [blame] | 772 | .free_pkt = zynq_gem_free_pkt, |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 773 | .stop = zynq_gem_halt, |
| 774 | .write_hwaddr = zynq_gem_setup_mac, |
Joe Hershberger | 7f4e555 | 2016-01-26 11:57:03 -0600 | [diff] [blame] | 775 | .read_rom_hwaddr = zynq_gem_read_rom_mac, |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 776 | }; |
Michal Simek | e9ecc1c | 2015-11-30 13:58:36 +0100 | [diff] [blame] | 777 | |
Simon Glass | aad29ae | 2020-12-03 16:55:21 -0700 | [diff] [blame] | 778 | static int zynq_gem_of_to_plat(struct udevice *dev) |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 779 | { |
Simon Glass | fa20e93 | 2020-12-03 16:55:20 -0700 | [diff] [blame] | 780 | struct eth_pdata *pdata = dev_get_plat(dev); |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 781 | struct zynq_gem_priv *priv = dev_get_priv(dev); |
Siva Durga Prasad Paladugu | 34a48e5 | 2018-07-16 18:25:45 +0530 | [diff] [blame] | 782 | struct ofnode_phandle_args phandle_args; |
Michal Simek | 3c4ce3c | 2015-11-30 14:17:50 +0100 | [diff] [blame] | 783 | const char *phy_mode; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 784 | |
Siva Durga Prasad Paladugu | 34a48e5 | 2018-07-16 18:25:45 +0530 | [diff] [blame] | 785 | pdata->iobase = (phys_addr_t)dev_read_addr(dev); |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 786 | priv->iobase = (struct zynq_gem_regs *)pdata->iobase; |
Michal Simek | 55ee186 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 787 | priv->mdiobase = priv->iobase; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 788 | /* Hardcode for now */ |
Michal Simek | c6aa413 | 2015-12-09 09:29:12 +0100 | [diff] [blame] | 789 | priv->phyaddr = -1; |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 790 | |
Michal Simek | 8114538 | 2018-09-20 09:42:27 +0200 | [diff] [blame] | 791 | if (!dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0, |
| 792 | &phandle_args)) { |
Michal Simek | 8ec9066 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 793 | fdt_addr_t addr; |
| 794 | ofnode parent; |
| 795 | |
Michal Simek | 8114538 | 2018-09-20 09:42:27 +0200 | [diff] [blame] | 796 | debug("phy-handle does exist %s\n", dev->name); |
| 797 | priv->phyaddr = ofnode_read_u32_default(phandle_args.node, |
| 798 | "reg", -1); |
| 799 | priv->phy_of_node = phandle_args.node; |
| 800 | priv->max_speed = ofnode_read_u32_default(phandle_args.node, |
| 801 | "max-speed", |
| 802 | SPEED_1000); |
Michal Simek | 8ec9066 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 803 | |
| 804 | parent = ofnode_get_parent(phandle_args.node); |
| 805 | addr = ofnode_get_addr(parent); |
| 806 | if (addr != FDT_ADDR_T_NONE) { |
| 807 | debug("MDIO bus not found %s\n", dev->name); |
| 808 | priv->mdiobase = (struct zynq_gem_regs *)addr; |
| 809 | } |
Siva Durga Prasad Paladugu | 34a48e5 | 2018-07-16 18:25:45 +0530 | [diff] [blame] | 810 | } |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 811 | |
Siva Durga Prasad Paladugu | 34a48e5 | 2018-07-16 18:25:45 +0530 | [diff] [blame] | 812 | phy_mode = dev_read_prop(dev, "phy-mode", NULL); |
Michal Simek | 3c4ce3c | 2015-11-30 14:17:50 +0100 | [diff] [blame] | 813 | if (phy_mode) |
| 814 | pdata->phy_interface = phy_get_interface_by_name(phy_mode); |
| 815 | if (pdata->phy_interface == -1) { |
| 816 | debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode); |
| 817 | return -EINVAL; |
| 818 | } |
| 819 | priv->interface = pdata->phy_interface; |
| 820 | |
Siva Durga Prasad Paladugu | 34a48e5 | 2018-07-16 18:25:45 +0530 | [diff] [blame] | 821 | priv->int_pcs = dev_read_bool(dev, "is-internal-pcspma"); |
Siva Durga Prasad Paladugu | 134cfa6 | 2017-11-23 12:56:55 +0530 | [diff] [blame] | 822 | |
Michal Simek | 55ee186 | 2016-05-30 10:43:11 +0200 | [diff] [blame] | 823 | printf("\nZYNQ GEM: %lx, mdio bus %lx, phyaddr %d, interface %s\n", |
| 824 | (ulong)priv->iobase, (ulong)priv->mdiobase, priv->phyaddr, |
| 825 | phy_string_for_interface(priv->interface)); |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 826 | |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 827 | priv->clk_en_info = dev_get_driver_data(dev); |
| 828 | |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 829 | return 0; |
Michal Simek | 19dfc47 | 2012-09-13 20:23:34 +0000 | [diff] [blame] | 830 | } |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 831 | |
| 832 | static const struct udevice_id zynq_gem_ids[] = { |
T Karthik Reddy | 68cd67d | 2021-02-03 03:10:48 -0700 | [diff] [blame] | 833 | { .compatible = "cdns,versal-gem", .data = RXCLK_EN }, |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 834 | { .compatible = "cdns,zynqmp-gem" }, |
| 835 | { .compatible = "cdns,zynq-gem" }, |
| 836 | { .compatible = "cdns,gem" }, |
| 837 | { } |
| 838 | }; |
| 839 | |
| 840 | U_BOOT_DRIVER(zynq_gem) = { |
| 841 | .name = "zynq_gem", |
| 842 | .id = UCLASS_ETH, |
| 843 | .of_match = zynq_gem_ids, |
Simon Glass | aad29ae | 2020-12-03 16:55:21 -0700 | [diff] [blame] | 844 | .of_to_plat = zynq_gem_of_to_plat, |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 845 | .probe = zynq_gem_probe, |
| 846 | .remove = zynq_gem_remove, |
| 847 | .ops = &zynq_gem_ops, |
Simon Glass | 8a2b47f | 2020-12-03 16:55:17 -0700 | [diff] [blame] | 848 | .priv_auto = sizeof(struct zynq_gem_priv), |
Simon Glass | 71fa5b4 | 2020-12-03 16:55:18 -0700 | [diff] [blame] | 849 | .plat_auto = sizeof(struct eth_pdata), |
Michal Simek | 250e05e | 2015-11-30 14:14:56 +0100 | [diff] [blame] | 850 | }; |