blob: c309c3c9549901be4683a6c44d90733a2952ea9f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek19dfc472012-09-13 20:23:34 +00002/*
3 * (C) Copyright 2011 Michal Simek
4 *
5 * Michal SIMEK <monstr@monstr.eu>
6 *
7 * Based on Xilinx gmac driver:
8 * (C) Copyright 2011 Xilinx
Michal Simek19dfc472012-09-13 20:23:34 +00009 */
10
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +053011#include <clk.h>
Michal Simek19dfc472012-09-13 20:23:34 +000012#include <common.h>
Simon Glass63334482019-11-14 12:57:39 -070013#include <cpu_func.h>
Michal Simek250e05e2015-11-30 14:14:56 +010014#include <dm.h>
Simon Glass0f2af882020-05-10 11:40:05 -060015#include <log.h>
Michal Simek19dfc472012-09-13 20:23:34 +000016#include <net.h>
Michal Simekb055f672014-04-25 14:17:38 +020017#include <netdev.h>
Michal Simek19dfc472012-09-13 20:23:34 +000018#include <config.h>
Michal Simekd9cfa972015-09-24 20:13:45 +020019#include <console.h>
Michal Simek19dfc472012-09-13 20:23:34 +000020#include <malloc.h>
Simon Glass274e0b02020-05-10 11:39:56 -060021#include <asm/cache.h>
Michal Simek19dfc472012-09-13 20:23:34 +000022#include <asm/io.h>
23#include <phy.h>
24#include <miiphy.h>
Mateusz Kulikowski93597d72016-01-23 11:54:33 +010025#include <wait_bit.h>
Michal Simek19dfc472012-09-13 20:23:34 +000026#include <watchdog.h>
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +053027#include <asm/system.h>
David Andrey73875dc2013-04-05 17:24:24 +020028#include <asm/arch/hardware.h>
Michal Simekd9f2c112012-10-15 14:01:23 +020029#include <asm/arch/sys_proto.h>
Simon Glass9bc15642020-02-03 07:36:16 -070030#include <dm/device_compat.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060031#include <linux/bitops.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070032#include <linux/err.h>
Masahiro Yamada64e4f7f2016-09-21 11:28:57 +090033#include <linux/errno.h>
Michal Simek19dfc472012-09-13 20:23:34 +000034
Michal Simek19dfc472012-09-13 20:23:34 +000035/* Bit/mask specification */
36#define ZYNQ_GEM_PHYMNTNC_OP_MASK 0x40020000 /* operation mask bits */
37#define ZYNQ_GEM_PHYMNTNC_OP_R_MASK 0x20000000 /* read operation */
38#define ZYNQ_GEM_PHYMNTNC_OP_W_MASK 0x10000000 /* write operation */
39#define ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK 23 /* Shift bits for PHYAD */
40#define ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK 18 /* Shift bits for PHREG */
41
42#define ZYNQ_GEM_RXBUF_EOF_MASK 0x00008000 /* End of frame. */
43#define ZYNQ_GEM_RXBUF_SOF_MASK 0x00004000 /* Start of frame. */
44#define ZYNQ_GEM_RXBUF_LEN_MASK 0x00003FFF /* Mask for length field */
45
46#define ZYNQ_GEM_RXBUF_WRAP_MASK 0x00000002 /* Wrap bit, last BD */
47#define ZYNQ_GEM_RXBUF_NEW_MASK 0x00000001 /* Used bit.. */
48#define ZYNQ_GEM_RXBUF_ADD_MASK 0xFFFFFFFC /* Mask for address */
49
50/* Wrap bit, last descriptor */
51#define ZYNQ_GEM_TXBUF_WRAP_MASK 0x40000000
52#define ZYNQ_GEM_TXBUF_LAST_MASK 0x00008000 /* Last buffer */
Michal Simek1dc446e2015-08-17 09:58:54 +020053#define ZYNQ_GEM_TXBUF_USED_MASK 0x80000000 /* Used by Hw */
Michal Simek19dfc472012-09-13 20:23:34 +000054
Michal Simek19dfc472012-09-13 20:23:34 +000055#define ZYNQ_GEM_NWCTRL_TXEN_MASK 0x00000008 /* Enable transmit */
56#define ZYNQ_GEM_NWCTRL_RXEN_MASK 0x00000004 /* Enable receive */
57#define ZYNQ_GEM_NWCTRL_MDEN_MASK 0x00000010 /* Enable MDIO port */
58#define ZYNQ_GEM_NWCTRL_STARTTX_MASK 0x00000200 /* Start tx (tx_go) */
59
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053060#define ZYNQ_GEM_NWCFG_SPEED100 0x00000001 /* 100 Mbps operation */
61#define ZYNQ_GEM_NWCFG_SPEED1000 0x00000400 /* 1Gbps operation */
62#define ZYNQ_GEM_NWCFG_FDEN 0x00000002 /* Full Duplex mode */
Michal Simeke5a70d42021-10-15 15:03:29 +020063#define ZYNQ_GEM_NWCFG_NO_BRDC BIT(5) /* No broadcast */
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053064#define ZYNQ_GEM_NWCFG_FSREM 0x00020000 /* FCS removal */
Siva Durga Prasad Paladuguf6c2d202016-05-16 15:31:38 +053065#define ZYNQ_GEM_NWCFG_SGMII_ENBL 0x08000000 /* SGMII Enable */
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053066#define ZYNQ_GEM_NWCFG_PCS_SEL 0x00000800 /* PCS select */
Michal Simek780c5352015-09-08 17:20:01 +020067#ifdef CONFIG_ARM64
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053068#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x00100000 /* Div pclk by 64, max 160MHz */
Michal Simek780c5352015-09-08 17:20:01 +020069#else
Siva Durga Prasad Paladugu7e7fcc32016-05-16 15:31:37 +053070#define ZYNQ_GEM_NWCFG_MDCCLKDIV 0x000c0000 /* Div pclk by 48, max 120MHz */
Michal Simek780c5352015-09-08 17:20:01 +020071#endif
Michal Simek19dfc472012-09-13 20:23:34 +000072
Siva Durga Prasad Paladugu71245a42014-07-08 15:31:03 +053073#ifdef CONFIG_ARM64
74# define ZYNQ_GEM_DBUS_WIDTH (1 << 21) /* 64 bit bus */
75#else
76# define ZYNQ_GEM_DBUS_WIDTH (0 << 21) /* 32 bit bus */
77#endif
78
79#define ZYNQ_GEM_NWCFG_INIT (ZYNQ_GEM_DBUS_WIDTH | \
80 ZYNQ_GEM_NWCFG_FDEN | \
Michal Simeke5a70d42021-10-15 15:03:29 +020081 ZYNQ_GEM_NWCFG_NO_BRDC | \
Michal Simek19dfc472012-09-13 20:23:34 +000082 ZYNQ_GEM_NWCFG_FSREM | \
83 ZYNQ_GEM_NWCFG_MDCCLKDIV)
84
85#define ZYNQ_GEM_NWSR_MDIOIDLE_MASK 0x00000004 /* PHY management idle */
86
87#define ZYNQ_GEM_DMACR_BLENGTH 0x00000004 /* INCR4 AHB bursts */
88/* Use full configured addressable space (8 Kb) */
89#define ZYNQ_GEM_DMACR_RXSIZE 0x00000300
90/* Use full configured addressable space (4 Kb) */
91#define ZYNQ_GEM_DMACR_TXSIZE 0x00000400
92/* Set with binary 00011000 to use 1536 byte(1*max length frame/buffer) */
93#define ZYNQ_GEM_DMACR_RXBUF 0x00180000
94
Vipul Kumarcbc2ed62018-11-26 16:27:38 +053095#if defined(CONFIG_PHYS_64BIT)
96# define ZYNQ_GEM_DMA_BUS_WIDTH BIT(30) /* 64 bit bus */
97#else
98# define ZYNQ_GEM_DMA_BUS_WIDTH (0 << 30) /* 32 bit bus */
99#endif
100
Michal Simek19dfc472012-09-13 20:23:34 +0000101#define ZYNQ_GEM_DMACR_INIT (ZYNQ_GEM_DMACR_BLENGTH | \
102 ZYNQ_GEM_DMACR_RXSIZE | \
103 ZYNQ_GEM_DMACR_TXSIZE | \
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530104 ZYNQ_GEM_DMACR_RXBUF | \
105 ZYNQ_GEM_DMA_BUS_WIDTH)
Michal Simek19dfc472012-09-13 20:23:34 +0000106
Michal Simek975ae352015-08-17 09:57:46 +0200107#define ZYNQ_GEM_TSR_DONE 0x00000020 /* Tx done mask */
108
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530109#define ZYNQ_GEM_PCS_CTL_ANEG_ENBL 0x1000
110
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530111#define ZYNQ_GEM_DCFG_DBG6_DMA_64B BIT(23)
112
Michal Simekab72cb42013-04-22 14:41:09 +0200113/* Use MII register 1 (MII status register) to detect PHY */
114#define PHY_DETECT_REG 1
115
116/* Mask used to verify certain PHY features (or register contents)
117 * in the register above:
118 * 0x1000: 10Mbps full duplex support
119 * 0x0800: 10Mbps half duplex support
120 * 0x0008: Auto-negotiation support
121 */
122#define PHY_DETECT_MASK 0x1808
123
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530124/* TX BD status masks */
125#define ZYNQ_GEM_TXBUF_FRMLEN_MASK 0x000007ff
126#define ZYNQ_GEM_TXBUF_EXHAUSTED 0x08000000
127#define ZYNQ_GEM_TXBUF_UNDERRUN 0x10000000
128
Soren Brinkmann4dded982013-11-21 13:39:01 -0800129/* Clock frequencies for different speeds */
130#define ZYNQ_GEM_FREQUENCY_10 2500000UL
131#define ZYNQ_GEM_FREQUENCY_100 25000000UL
132#define ZYNQ_GEM_FREQUENCY_1000 125000000UL
133
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700134#define RXCLK_EN BIT(0)
135
Michal Simek19dfc472012-09-13 20:23:34 +0000136/* Device registers */
137struct zynq_gem_regs {
Michal Simek74a86e82015-10-05 11:49:43 +0200138 u32 nwctrl; /* 0x0 - Network Control reg */
139 u32 nwcfg; /* 0x4 - Network Config reg */
140 u32 nwsr; /* 0x8 - Network Status reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000141 u32 reserved1;
Michal Simek74a86e82015-10-05 11:49:43 +0200142 u32 dmacr; /* 0x10 - DMA Control reg */
143 u32 txsr; /* 0x14 - TX Status reg */
144 u32 rxqbase; /* 0x18 - RX Q Base address reg */
145 u32 txqbase; /* 0x1c - TX Q Base address reg */
146 u32 rxsr; /* 0x20 - RX Status reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000147 u32 reserved2[2];
Michal Simek74a86e82015-10-05 11:49:43 +0200148 u32 idr; /* 0x2c - Interrupt Disable reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000149 u32 reserved3;
Michal Simek74a86e82015-10-05 11:49:43 +0200150 u32 phymntnc; /* 0x34 - Phy Maintaince reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000151 u32 reserved4[18];
Michal Simek74a86e82015-10-05 11:49:43 +0200152 u32 hashl; /* 0x80 - Hash Low address reg */
153 u32 hashh; /* 0x84 - Hash High address reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000154#define LADDR_LOW 0
155#define LADDR_HIGH 1
Michal Simek74a86e82015-10-05 11:49:43 +0200156 u32 laddr[4][LADDR_HIGH + 1]; /* 0x8c - Specific1 addr low/high reg */
157 u32 match[4]; /* 0xa8 - Type ID1 Match reg */
Michal Simek19dfc472012-09-13 20:23:34 +0000158 u32 reserved6[18];
Michal Simekff5dbef2015-10-05 12:49:48 +0200159#define STAT_SIZE 44
160 u32 stat[STAT_SIZE]; /* 0x100 - Octects transmitted Low reg */
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530161 u32 reserved9[20];
162 u32 pcscntrl;
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530163 u32 rserved12[36];
164 u32 dcfg6; /* 0x294 Design config reg6 */
165 u32 reserved7[106];
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700166 u32 transmit_q1_ptr; /* 0x440 - Transmit priority queue 1 */
167 u32 reserved8[15];
168 u32 receive_q1_ptr; /* 0x480 - Receive priority queue 1 */
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530169 u32 reserved10[17];
170 u32 upper_txqbase; /* 0x4C8 - Upper tx_q base addr */
171 u32 reserved11[2];
172 u32 upper_rxqbase; /* 0x4D4 - Upper rx_q base addr */
Michal Simek19dfc472012-09-13 20:23:34 +0000173};
174
175/* BD descriptors */
176struct emac_bd {
177 u32 addr; /* Next descriptor pointer */
178 u32 status;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530179#if defined(CONFIG_PHYS_64BIT)
180 u32 addr_hi;
181 u32 reserved;
182#endif
Michal Simek19dfc472012-09-13 20:23:34 +0000183};
184
Michal Simekc40c93e2019-05-22 14:12:20 +0200185/* Reduce amount of BUFs if you have limited amount of memory */
Siva Durga Prasad Paladugu55931cf2015-04-15 12:15:01 +0530186#define RX_BUF 32
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530187/* Page table entries are set to 1MB, or multiples of 1MB
188 * (not < 1MB). driver uses less bd's so use 1MB bdspace.
189 */
190#define BD_SPACE 0x100000
191/* BD separation space */
Michal Simekc6eb0bc2015-08-17 09:45:53 +0200192#define BD_SEPRN_SPACE (RX_BUF * sizeof(struct emac_bd))
Michal Simek19dfc472012-09-13 20:23:34 +0000193
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700194/* Setup the first free TX descriptor */
195#define TX_FREE_DESC 2
196
Michal Simek19dfc472012-09-13 20:23:34 +0000197/* Initialized, rxbd_current, rx_first_buf must be 0 after init */
198struct zynq_gem_priv {
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530199 struct emac_bd *tx_bd;
200 struct emac_bd *rx_bd;
201 char *rxbuffers;
Michal Simek19dfc472012-09-13 20:23:34 +0000202 u32 rxbd_current;
203 u32 rx_first_buf;
204 int phyaddr;
Michal Simeka94f84d2013-01-24 13:04:12 +0100205 int init;
Michal Simek1a63ee22015-11-30 10:24:15 +0100206 struct zynq_gem_regs *iobase;
Michal Simek55ee1862016-05-30 10:43:11 +0200207 struct zynq_gem_regs *mdiobase;
Michal Simek492de0f2015-10-07 16:42:56 +0200208 phy_interface_t interface;
Michal Simek19dfc472012-09-13 20:23:34 +0000209 struct phy_device *phydev;
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530210 ofnode phy_of_node;
Michal Simek19dfc472012-09-13 20:23:34 +0000211 struct mii_dev *bus;
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700212 struct clk rx_clk;
213 struct clk tx_clk;
Siva Durga Prasad Paladugu0703cc52018-04-12 12:22:17 +0200214 u32 max_speed;
Siva Durga Prasad Paladugu134cfa62017-11-23 12:56:55 +0530215 bool int_pcs;
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530216 bool dma_64bit;
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700217 u32 clk_en_info;
Michal Simek19dfc472012-09-13 20:23:34 +0000218};
219
Michal Simek70551ca2018-06-13 10:00:30 +0200220static int phy_setup_op(struct zynq_gem_priv *priv, u32 phy_addr, u32 regnum,
Michal Simek1a63ee22015-11-30 10:24:15 +0100221 u32 op, u16 *data)
Michal Simek19dfc472012-09-13 20:23:34 +0000222{
223 u32 mgtcr;
Michal Simek55ee1862016-05-30 10:43:11 +0200224 struct zynq_gem_regs *regs = priv->mdiobase;
Michal Simeke6709652016-12-12 09:47:26 +0100225 int err;
Michal Simek19dfc472012-09-13 20:23:34 +0000226
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +0100227 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
228 true, 20000, false);
Michal Simeke6709652016-12-12 09:47:26 +0100229 if (err)
230 return err;
Michal Simek19dfc472012-09-13 20:23:34 +0000231
232 /* Construct mgtcr mask for the operation */
233 mgtcr = ZYNQ_GEM_PHYMNTNC_OP_MASK | op |
234 (phy_addr << ZYNQ_GEM_PHYMNTNC_PHYAD_SHIFT_MASK) |
235 (regnum << ZYNQ_GEM_PHYMNTNC_PHREG_SHIFT_MASK) | *data;
236
237 /* Write mgtcr and wait for completion */
238 writel(mgtcr, &regs->phymntnc);
239
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +0100240 err = wait_for_bit_le32(&regs->nwsr, ZYNQ_GEM_NWSR_MDIOIDLE_MASK,
241 true, 20000, false);
Michal Simeke6709652016-12-12 09:47:26 +0100242 if (err)
243 return err;
Michal Simek19dfc472012-09-13 20:23:34 +0000244
245 if (op == ZYNQ_GEM_PHYMNTNC_OP_R_MASK)
246 *data = readl(&regs->phymntnc);
247
248 return 0;
249}
250
Michal Simek70551ca2018-06-13 10:00:30 +0200251static int phyread(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simek1a63ee22015-11-30 10:24:15 +0100252 u32 regnum, u16 *val)
Michal Simek19dfc472012-09-13 20:23:34 +0000253{
Michal Simek70551ca2018-06-13 10:00:30 +0200254 int ret;
Michal Simekc919c2c2015-10-07 16:34:51 +0200255
Michal Simek1a63ee22015-11-30 10:24:15 +0100256 ret = phy_setup_op(priv, phy_addr, regnum,
257 ZYNQ_GEM_PHYMNTNC_OP_R_MASK, val);
Michal Simekc919c2c2015-10-07 16:34:51 +0200258
259 if (!ret)
260 debug("%s: phy_addr %d, regnum 0x%x, val 0x%x\n", __func__,
261 phy_addr, regnum, *val);
262
263 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000264}
265
Michal Simek70551ca2018-06-13 10:00:30 +0200266static int phywrite(struct zynq_gem_priv *priv, u32 phy_addr,
Michal Simek1a63ee22015-11-30 10:24:15 +0100267 u32 regnum, u16 data)
Michal Simek19dfc472012-09-13 20:23:34 +0000268{
Michal Simekc919c2c2015-10-07 16:34:51 +0200269 debug("%s: phy_addr %d, regnum 0x%x, data 0x%x\n", __func__, phy_addr,
270 regnum, data);
271
Michal Simek1a63ee22015-11-30 10:24:15 +0100272 return phy_setup_op(priv, phy_addr, regnum,
273 ZYNQ_GEM_PHYMNTNC_OP_W_MASK, &data);
Michal Simek19dfc472012-09-13 20:23:34 +0000274}
275
Michal Simek250e05e2015-11-30 14:14:56 +0100276static int zynq_gem_setup_mac(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000277{
278 u32 i, macaddrlow, macaddrhigh;
Simon Glassfa20e932020-12-03 16:55:20 -0700279 struct eth_pdata *pdata = dev_get_plat(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100280 struct zynq_gem_priv *priv = dev_get_priv(dev);
281 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000282
283 /* Set the MAC bits [31:0] in BOT */
Michal Simek250e05e2015-11-30 14:14:56 +0100284 macaddrlow = pdata->enetaddr[0];
285 macaddrlow |= pdata->enetaddr[1] << 8;
286 macaddrlow |= pdata->enetaddr[2] << 16;
287 macaddrlow |= pdata->enetaddr[3] << 24;
Michal Simek19dfc472012-09-13 20:23:34 +0000288
289 /* Set MAC bits [47:32] in TOP */
Michal Simek250e05e2015-11-30 14:14:56 +0100290 macaddrhigh = pdata->enetaddr[4];
291 macaddrhigh |= pdata->enetaddr[5] << 8;
Michal Simek19dfc472012-09-13 20:23:34 +0000292
293 for (i = 0; i < 4; i++) {
294 writel(0, &regs->laddr[i][LADDR_LOW]);
295 writel(0, &regs->laddr[i][LADDR_HIGH]);
296 /* Do not use MATCHx register */
297 writel(0, &regs->match[i]);
298 }
299
300 writel(macaddrlow, &regs->laddr[0][LADDR_LOW]);
301 writel(macaddrhigh, &regs->laddr[0][LADDR_HIGH]);
302
303 return 0;
304}
305
Michal Simek250e05e2015-11-30 14:14:56 +0100306static int zynq_phy_init(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000307{
Michal Simek75fbb692015-11-30 13:38:32 +0100308 int ret;
Michal Simek250e05e2015-11-30 14:14:56 +0100309 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek55ee1862016-05-30 10:43:11 +0200310 struct zynq_gem_regs *regs_mdio = priv->mdiobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000311 const u32 supported = SUPPORTED_10baseT_Half |
312 SUPPORTED_10baseT_Full |
313 SUPPORTED_100baseT_Half |
314 SUPPORTED_100baseT_Full |
315 SUPPORTED_1000baseT_Half |
316 SUPPORTED_1000baseT_Full;
317
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100318 /* Enable only MDIO bus */
Michal Simek55ee1862016-05-30 10:43:11 +0200319 writel(ZYNQ_GEM_NWCTRL_MDEN_MASK, &regs_mdio->nwctrl);
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100320
Michal Simek7cd7ea62015-11-30 13:54:43 +0100321 priv->phydev = phy_connect(priv->bus, priv->phyaddr, dev,
322 priv->interface);
Michal Simek2c68e082015-11-30 14:03:37 +0100323 if (!priv->phydev)
324 return -ENODEV;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100325
Siva Durga Prasad Paladugu0703cc52018-04-12 12:22:17 +0200326 if (priv->max_speed) {
327 ret = phy_set_supported(priv->phydev, priv->max_speed);
328 if (ret)
329 return ret;
330 }
331
Siva Durga Prasad Paladugu12203502019-03-27 17:39:59 +0530332 priv->phydev->supported &= supported | ADVERTISED_Pause |
333 ADVERTISED_Asym_Pause;
334
Michal Simek7cd7ea62015-11-30 13:54:43 +0100335 priv->phydev->advertising = priv->phydev->supported;
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530336 priv->phydev->node = priv->phy_of_node;
Dan Murphya5828712016-05-02 15:45:57 -0500337
Michal Simek24ce2322016-05-18 14:37:23 +0200338 return phy_config(priv->phydev);
Michal Simek7cd7ea62015-11-30 13:54:43 +0100339}
340
Michal Simek250e05e2015-11-30 14:14:56 +0100341static int zynq_gem_init(struct udevice *dev)
Michal Simek7cd7ea62015-11-30 13:54:43 +0100342{
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530343 u32 i, nwconfig;
Michal Simekdbc0cfc2016-05-18 12:37:22 +0200344 int ret;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100345 unsigned long clk_rate = 0;
Michal Simek250e05e2015-11-30 14:14:56 +0100346 struct zynq_gem_priv *priv = dev_get_priv(dev);
347 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek55ee1862016-05-30 10:43:11 +0200348 struct zynq_gem_regs *regs_mdio = priv->mdiobase;
Michal Simek7cd7ea62015-11-30 13:54:43 +0100349 struct emac_bd *dummy_tx_bd = &priv->tx_bd[TX_FREE_DESC];
350 struct emac_bd *dummy_rx_bd = &priv->tx_bd[TX_FREE_DESC + 2];
351
Siva Durga Prasad Paladugub7b36372018-11-26 16:27:39 +0530352 if (readl(&regs->dcfg6) & ZYNQ_GEM_DCFG_DBG6_DMA_64B)
353 priv->dma_64bit = true;
354 else
355 priv->dma_64bit = false;
356
357#if defined(CONFIG_PHYS_64BIT)
358 if (!priv->dma_64bit) {
359 printf("ERR: %s: Using 64-bit DMA but HW doesn't support it\n",
360 __func__);
361 return -EINVAL;
362 }
363#else
364 if (priv->dma_64bit)
365 debug("WARN: %s: Not using 64-bit dma even HW supports it\n",
366 __func__);
367#endif
368
Michal Simeka94f84d2013-01-24 13:04:12 +0100369 if (!priv->init) {
370 /* Disable all interrupts */
371 writel(0xFFFFFFFF, &regs->idr);
Michal Simek19dfc472012-09-13 20:23:34 +0000372
Michal Simeka94f84d2013-01-24 13:04:12 +0100373 /* Disable the receiver & transmitter */
374 writel(0, &regs->nwctrl);
375 writel(0, &regs->txsr);
376 writel(0, &regs->rxsr);
377 writel(0, &regs->phymntnc);
Michal Simek19dfc472012-09-13 20:23:34 +0000378
Michal Simeka94f84d2013-01-24 13:04:12 +0100379 /* Clear the Hash registers for the mac address
380 * pointed by AddressPtr
381 */
382 writel(0x0, &regs->hashl);
383 /* Write bits [63:32] in TOP */
384 writel(0x0, &regs->hashh);
Michal Simek19dfc472012-09-13 20:23:34 +0000385
Michal Simeka94f84d2013-01-24 13:04:12 +0100386 /* Clear all counters */
Michal Simekff5dbef2015-10-05 12:49:48 +0200387 for (i = 0; i < STAT_SIZE; i++)
Michal Simeka94f84d2013-01-24 13:04:12 +0100388 readl(&regs->stat[i]);
Michal Simek19dfc472012-09-13 20:23:34 +0000389
Michal Simeka94f84d2013-01-24 13:04:12 +0100390 /* Setup RxBD space */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530391 memset(priv->rx_bd, 0, RX_BUF * sizeof(struct emac_bd));
Michal Simek19dfc472012-09-13 20:23:34 +0000392
Michal Simeka94f84d2013-01-24 13:04:12 +0100393 for (i = 0; i < RX_BUF; i++) {
394 priv->rx_bd[i].status = 0xF0000000;
395 priv->rx_bd[i].addr =
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530396 (lower_32_bits((ulong)(priv->rxbuffers)
397 + (i * PKTSIZE_ALIGN)));
398#if defined(CONFIG_PHYS_64BIT)
399 priv->rx_bd[i].addr_hi =
400 (upper_32_bits((ulong)(priv->rxbuffers)
401 + (i * PKTSIZE_ALIGN)));
402#endif
403 }
Michal Simeka94f84d2013-01-24 13:04:12 +0100404 /* WRAP bit to last BD */
405 priv->rx_bd[--i].addr |= ZYNQ_GEM_RXBUF_WRAP_MASK;
406 /* Write RxBDs to IP */
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530407 writel(lower_32_bits((ulong)priv->rx_bd), &regs->rxqbase);
408#if defined(CONFIG_PHYS_64BIT)
409 writel(upper_32_bits((ulong)priv->rx_bd), &regs->upper_rxqbase);
410#endif
Michal Simek19dfc472012-09-13 20:23:34 +0000411
Michal Simeka94f84d2013-01-24 13:04:12 +0100412 /* Setup for DMA Configuration register */
413 writel(ZYNQ_GEM_DMACR_INIT, &regs->dmacr);
Michal Simek19dfc472012-09-13 20:23:34 +0000414
Michal Simeka94f84d2013-01-24 13:04:12 +0100415 /* Setup for Network Control register, MDIO, Rx and Tx enable */
Michal Simek55ee1862016-05-30 10:43:11 +0200416 setbits_le32(&regs_mdio->nwctrl, ZYNQ_GEM_NWCTRL_MDEN_MASK);
Michal Simek19dfc472012-09-13 20:23:34 +0000417
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700418 /* Disable the second priority queue */
419 dummy_tx_bd->addr = 0;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530420#if defined(CONFIG_PHYS_64BIT)
421 dummy_tx_bd->addr_hi = 0;
422#endif
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700423 dummy_tx_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
424 ZYNQ_GEM_TXBUF_LAST_MASK|
425 ZYNQ_GEM_TXBUF_USED_MASK;
426
427 dummy_rx_bd->addr = ZYNQ_GEM_RXBUF_WRAP_MASK |
428 ZYNQ_GEM_RXBUF_NEW_MASK;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530429#if defined(CONFIG_PHYS_64BIT)
430 dummy_rx_bd->addr_hi = 0;
431#endif
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700432 dummy_rx_bd->status = 0;
Edgar E. Iglesias23045112015-09-25 23:50:07 -0700433
434 writel((ulong)dummy_tx_bd, &regs->transmit_q1_ptr);
435 writel((ulong)dummy_rx_bd, &regs->receive_q1_ptr);
436
Michal Simeka94f84d2013-01-24 13:04:12 +0100437 priv->init++;
438 }
439
Michal Simekdbc0cfc2016-05-18 12:37:22 +0200440 ret = phy_startup(priv->phydev);
441 if (ret)
442 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000443
Michal Simek43b38322015-11-30 13:44:49 +0100444 if (!priv->phydev->link) {
445 printf("%s: No link.\n", priv->phydev->dev->name);
Michal Simek216b96d2013-11-12 14:25:29 +0100446 return -1;
447 }
448
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530449 nwconfig = ZYNQ_GEM_NWCFG_INIT;
450
Siva Durga Prasad Paladugu134cfa62017-11-23 12:56:55 +0530451 /*
452 * Set SGMII enable PCS selection only if internal PCS/PMA
453 * core is used and interface is SGMII.
454 */
455 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
456 priv->int_pcs) {
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530457 nwconfig |= ZYNQ_GEM_NWCFG_SGMII_ENBL |
458 ZYNQ_GEM_NWCFG_PCS_SEL;
Siva Durga Prasad Paladugu45467002016-03-25 12:53:44 +0530459 }
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530460
Michal Simek43b38322015-11-30 13:44:49 +0100461 switch (priv->phydev->speed) {
Michal Simekd9f2c112012-10-15 14:01:23 +0200462 case SPEED_1000:
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530463 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED1000,
Michal Simekd9f2c112012-10-15 14:01:23 +0200464 &regs->nwcfg);
Soren Brinkmann4dded982013-11-21 13:39:01 -0800465 clk_rate = ZYNQ_GEM_FREQUENCY_1000;
Michal Simekd9f2c112012-10-15 14:01:23 +0200466 break;
467 case SPEED_100:
Siva Durga Prasad Paladugu65d3f3a2016-02-05 13:22:11 +0530468 writel(nwconfig | ZYNQ_GEM_NWCFG_SPEED100,
Michal Simek64295952015-09-08 16:55:42 +0200469 &regs->nwcfg);
Soren Brinkmann4dded982013-11-21 13:39:01 -0800470 clk_rate = ZYNQ_GEM_FREQUENCY_100;
Michal Simekd9f2c112012-10-15 14:01:23 +0200471 break;
472 case SPEED_10:
Soren Brinkmann4dded982013-11-21 13:39:01 -0800473 clk_rate = ZYNQ_GEM_FREQUENCY_10;
Michal Simekd9f2c112012-10-15 14:01:23 +0200474 break;
475 }
Robert Hancock3d6a9e02021-03-11 16:55:50 -0600476
477#ifdef CONFIG_ARM64
478 if (priv->interface == PHY_INTERFACE_MODE_SGMII &&
479 priv->int_pcs) {
480 /*
481 * Disable AN for fixed link configuration, enable otherwise.
482 * Must be written after PCS_SEL is set in nwconfig,
483 * otherwise writes will not take effect.
484 */
485 if (priv->phydev->phy_id != PHY_FIXED_ID)
486 writel(readl(&regs->pcscntrl) | ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
487 &regs->pcscntrl);
488 else
489 writel(readl(&regs->pcscntrl) & ~ZYNQ_GEM_PCS_CTL_ANEG_ENBL,
490 &regs->pcscntrl);
491 }
492#endif
David Andrey73875dc2013-04-05 17:24:24 +0200493
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700494 ret = clk_set_rate(&priv->tx_clk, clk_rate);
Michal Simek41710952021-02-09 15:28:15 +0100495 if (IS_ERR_VALUE(ret)) {
Stefan Herbrechtsmeierbb433972017-01-17 16:27:25 +0100496 dev_err(dev, "failed to set tx clock rate\n");
497 return ret;
498 }
499
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700500 ret = clk_enable(&priv->tx_clk);
Michal Simek41710952021-02-09 15:28:15 +0100501 if (ret) {
Stefan Herbrechtsmeierbb433972017-01-17 16:27:25 +0100502 dev_err(dev, "failed to enable tx clock\n");
503 return ret;
504 }
Michal Simekd9f2c112012-10-15 14:01:23 +0200505
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700506 if (priv->clk_en_info & RXCLK_EN) {
507 ret = clk_enable(&priv->rx_clk);
508 if (ret) {
509 dev_err(dev, "failed to enable rx clock\n");
510 return ret;
511 }
512 }
Michal Simekd9f2c112012-10-15 14:01:23 +0200513 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
514 ZYNQ_GEM_NWCTRL_TXEN_MASK);
515
Michal Simek19dfc472012-09-13 20:23:34 +0000516 return 0;
517}
518
Michal Simek250e05e2015-11-30 14:14:56 +0100519static int zynq_gem_send(struct udevice *dev, void *ptr, int len)
Michal Simek19dfc472012-09-13 20:23:34 +0000520{
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530521 dma_addr_t addr;
522 u32 size;
Michal Simek250e05e2015-11-30 14:14:56 +0100523 struct zynq_gem_priv *priv = dev_get_priv(dev);
524 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek1dc446e2015-08-17 09:58:54 +0200525 struct emac_bd *current_bd = &priv->tx_bd[1];
Michal Simek19dfc472012-09-13 20:23:34 +0000526
Michal Simek19dfc472012-09-13 20:23:34 +0000527 /* Setup Tx BD */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530528 memset(priv->tx_bd, 0, sizeof(struct emac_bd));
Michal Simek19dfc472012-09-13 20:23:34 +0000529
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530530 priv->tx_bd->addr = lower_32_bits((ulong)ptr);
531#if defined(CONFIG_PHYS_64BIT)
532 priv->tx_bd->addr_hi = upper_32_bits((ulong)ptr);
533#endif
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530534 priv->tx_bd->status = (len & ZYNQ_GEM_TXBUF_FRMLEN_MASK) |
Michal Simek1dc446e2015-08-17 09:58:54 +0200535 ZYNQ_GEM_TXBUF_LAST_MASK;
536 /* Dummy descriptor to mark it as the last in descriptor chain */
537 current_bd->addr = 0x0;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530538#if defined(CONFIG_PHYS_64BIT)
539 current_bd->addr_hi = 0x0;
540#endif
Michal Simek1dc446e2015-08-17 09:58:54 +0200541 current_bd->status = ZYNQ_GEM_TXBUF_WRAP_MASK |
542 ZYNQ_GEM_TXBUF_LAST_MASK|
543 ZYNQ_GEM_TXBUF_USED_MASK;
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530544
Michal Simekb6fe7ad2015-08-17 09:50:09 +0200545 /* setup BD */
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530546 writel(lower_32_bits((ulong)priv->tx_bd), &regs->txqbase);
547#if defined(CONFIG_PHYS_64BIT)
548 writel(upper_32_bits((ulong)priv->tx_bd), &regs->upper_txqbase);
549#endif
Michal Simekb6fe7ad2015-08-17 09:50:09 +0200550
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530551 addr = (ulong) ptr;
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530552 addr &= ~(ARCH_DMA_MINALIGN - 1);
553 size = roundup(len, ARCH_DMA_MINALIGN);
554 flush_dcache_range(addr, addr + size);
555 barrier();
Michal Simek19dfc472012-09-13 20:23:34 +0000556
557 /* Start transmit */
558 setbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_STARTTX_MASK);
559
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530560 /* Read TX BD status */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530561 if (priv->tx_bd->status & ZYNQ_GEM_TXBUF_EXHAUSTED)
562 printf("TX buffers exhausted in mid frame\n");
Michal Simek19dfc472012-09-13 20:23:34 +0000563
Álvaro Fernández Rojas918de032018-01-23 17:14:55 +0100564 return wait_for_bit_le32(&regs->txsr, ZYNQ_GEM_TSR_DONE,
565 true, 20000, true);
Michal Simek19dfc472012-09-13 20:23:34 +0000566}
567
568/* Do not check frame_recd flag in rx_status register 0x20 - just poll BD */
Michal Simek250e05e2015-11-30 14:14:56 +0100569static int zynq_gem_recv(struct udevice *dev, int flags, uchar **packetp)
Michal Simek19dfc472012-09-13 20:23:34 +0000570{
571 int frame_len;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530572 dma_addr_t addr;
Michal Simek250e05e2015-11-30 14:14:56 +0100573 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000574 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
Michal Simek19dfc472012-09-13 20:23:34 +0000575
576 if (!(current_bd->addr & ZYNQ_GEM_RXBUF_NEW_MASK))
Michal Simek57b02692015-12-09 14:26:48 +0100577 return -1;
Michal Simek19dfc472012-09-13 20:23:34 +0000578
579 if (!(current_bd->status &
580 (ZYNQ_GEM_RXBUF_SOF_MASK | ZYNQ_GEM_RXBUF_EOF_MASK))) {
581 printf("GEM: SOF or EOF not set for last buffer received!\n");
Michal Simek57b02692015-12-09 14:26:48 +0100582 return -1;
Michal Simek19dfc472012-09-13 20:23:34 +0000583 }
584
585 frame_len = current_bd->status & ZYNQ_GEM_RXBUF_LEN_MASK;
Michal Simek57b02692015-12-09 14:26:48 +0100586 if (!frame_len) {
587 printf("%s: Zero size packet?\n", __func__);
588 return -1;
589 }
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530590
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530591#if defined(CONFIG_PHYS_64BIT)
592 addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK)
593 | ((dma_addr_t)current_bd->addr_hi << 32));
594#else
Michal Simek57b02692015-12-09 14:26:48 +0100595 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530596#endif
Michal Simek57b02692015-12-09 14:26:48 +0100597 addr &= ~(ARCH_DMA_MINALIGN - 1);
Vipul Kumarcbc2ed62018-11-26 16:27:38 +0530598
Michal Simek57b02692015-12-09 14:26:48 +0100599 *packetp = (uchar *)(uintptr_t)addr;
Michal Simek19dfc472012-09-13 20:23:34 +0000600
Stefan Theil0f407c92018-12-17 09:12:30 +0100601 invalidate_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN, ARCH_DMA_MINALIGN));
602 barrier();
603
Michal Simek57b02692015-12-09 14:26:48 +0100604 return frame_len;
605}
606
607static int zynq_gem_free_pkt(struct udevice *dev, uchar *packet, int length)
608{
609 struct zynq_gem_priv *priv = dev_get_priv(dev);
610 struct emac_bd *current_bd = &priv->rx_bd[priv->rxbd_current];
611 struct emac_bd *first_bd;
Ashok Reddy Soma47572532020-02-23 08:01:29 -0700612 dma_addr_t addr;
Michal Simek19dfc472012-09-13 20:23:34 +0000613
Michal Simek57b02692015-12-09 14:26:48 +0100614 if (current_bd->status & ZYNQ_GEM_RXBUF_SOF_MASK) {
615 priv->rx_first_buf = priv->rxbd_current;
616 } else {
617 current_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
618 current_bd->status = 0xF0000000; /* FIXME */
619 }
Michal Simek19dfc472012-09-13 20:23:34 +0000620
Michal Simek57b02692015-12-09 14:26:48 +0100621 if (current_bd->status & ZYNQ_GEM_RXBUF_EOF_MASK) {
622 first_bd = &priv->rx_bd[priv->rx_first_buf];
623 first_bd->addr &= ~ZYNQ_GEM_RXBUF_NEW_MASK;
624 first_bd->status = 0xF0000000;
Michal Simek19dfc472012-09-13 20:23:34 +0000625 }
626
Ashok Reddy Soma47572532020-02-23 08:01:29 -0700627 /* Flush the cache for the packet as well */
628#if defined(CONFIG_PHYS_64BIT)
629 addr = (dma_addr_t)((current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK)
630 | ((dma_addr_t)current_bd->addr_hi << 32));
631#else
632 addr = current_bd->addr & ZYNQ_GEM_RXBUF_ADD_MASK;
633#endif
634 flush_dcache_range(addr, addr + roundup(PKTSIZE_ALIGN,
635 ARCH_DMA_MINALIGN));
636 barrier();
637
Michal Simek57b02692015-12-09 14:26:48 +0100638 if ((++priv->rxbd_current) >= RX_BUF)
639 priv->rxbd_current = 0;
640
Michal Simek139f4102015-12-09 14:16:32 +0100641 return 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000642}
643
Michal Simek250e05e2015-11-30 14:14:56 +0100644static void zynq_gem_halt(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000645{
Michal Simek250e05e2015-11-30 14:14:56 +0100646 struct zynq_gem_priv *priv = dev_get_priv(dev);
647 struct zynq_gem_regs *regs = priv->iobase;
Michal Simek19dfc472012-09-13 20:23:34 +0000648
Michal Simekd9f2c112012-10-15 14:01:23 +0200649 clrsetbits_le32(&regs->nwctrl, ZYNQ_GEM_NWCTRL_RXEN_MASK |
650 ZYNQ_GEM_NWCTRL_TXEN_MASK, 0);
Michal Simek19dfc472012-09-13 20:23:34 +0000651}
652
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600653__weak int zynq_board_read_rom_ethaddr(unsigned char *ethaddr)
654{
655 return -ENOSYS;
656}
657
658static int zynq_gem_read_rom_mac(struct udevice *dev)
659{
Simon Glassfa20e932020-12-03 16:55:20 -0700660 struct eth_pdata *pdata = dev_get_plat(dev);
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600661
Olliver Schinaglfee13c32017-04-03 16:18:53 +0200662 if (!pdata)
663 return -ENOSYS;
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600664
Olliver Schinaglfee13c32017-04-03 16:18:53 +0200665 return zynq_board_read_rom_ethaddr(pdata->enetaddr);
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600666}
667
Michal Simek250e05e2015-11-30 14:14:56 +0100668static int zynq_gem_miiphy_read(struct mii_dev *bus, int addr,
669 int devad, int reg)
Michal Simek19dfc472012-09-13 20:23:34 +0000670{
Michal Simek250e05e2015-11-30 14:14:56 +0100671 struct zynq_gem_priv *priv = bus->priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000672 int ret;
Michal Simekd061bfd2018-06-14 09:08:44 +0200673 u16 val = 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000674
Michal Simek250e05e2015-11-30 14:14:56 +0100675 ret = phyread(priv, addr, reg, &val);
676 debug("%s 0x%x, 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, val, ret);
677 return val;
Michal Simek19dfc472012-09-13 20:23:34 +0000678}
679
Michal Simek250e05e2015-11-30 14:14:56 +0100680static int zynq_gem_miiphy_write(struct mii_dev *bus, int addr, int devad,
681 int reg, u16 value)
Michal Simek19dfc472012-09-13 20:23:34 +0000682{
Michal Simek250e05e2015-11-30 14:14:56 +0100683 struct zynq_gem_priv *priv = bus->priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000684
Michal Simek250e05e2015-11-30 14:14:56 +0100685 debug("%s 0x%x, 0x%x, 0x%x\n", __func__, addr, reg, value);
686 return phywrite(priv, addr, reg, value);
Michal Simek19dfc472012-09-13 20:23:34 +0000687}
688
Michal Simek250e05e2015-11-30 14:14:56 +0100689static int zynq_gem_probe(struct udevice *dev)
Michal Simek19dfc472012-09-13 20:23:34 +0000690{
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530691 void *bd_space;
Michal Simek250e05e2015-11-30 14:14:56 +0100692 struct zynq_gem_priv *priv = dev_get_priv(dev);
693 int ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000694
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530695 /* Align rxbuffers to ARCH_DMA_MINALIGN */
696 priv->rxbuffers = memalign(ARCH_DMA_MINALIGN, RX_BUF * PKTSIZE_ALIGN);
Michal Simekc8959f42018-06-13 15:20:35 +0200697 if (!priv->rxbuffers)
698 return -ENOMEM;
699
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530700 memset(priv->rxbuffers, 0, RX_BUF * PKTSIZE_ALIGN);
T Karthik Reddy60bf2162020-01-15 02:15:13 -0700701 ulong addr = (ulong)priv->rxbuffers;
Stefan Theil0f407c92018-12-17 09:12:30 +0100702 flush_dcache_range(addr, addr + roundup(RX_BUF * PKTSIZE_ALIGN, ARCH_DMA_MINALIGN));
703 barrier();
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530704
Siva Durga Prasad Paladugu2b0690e2014-12-06 12:57:53 +0530705 /* Align bd_space to MMU_SECTION_SHIFT */
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530706 bd_space = memalign(1 << MMU_SECTION_SHIFT, BD_SPACE);
Michal Simek049c65b2020-02-06 14:36:46 +0100707 if (!bd_space) {
708 ret = -ENOMEM;
709 goto err1;
710 }
Michal Simekc8959f42018-06-13 15:20:35 +0200711
Michal Simek0afb6b22015-04-15 13:31:28 +0200712 mmu_set_region_dcache_behaviour((phys_addr_t)bd_space,
713 BD_SPACE, DCACHE_OFF);
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530714
715 /* Initialize the bd spaces for tx and rx bd's */
716 priv->tx_bd = (struct emac_bd *)bd_space;
Prabhakar Kushwaha1e9e6192015-10-25 13:18:54 +0530717 priv->rx_bd = (struct emac_bd *)((ulong)bd_space + BD_SEPRN_SPACE);
Srikanth Thokalacbf20b22013-11-08 22:55:48 +0530718
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700719 ret = clk_get_by_name(dev, "tx_clk", &priv->tx_clk);
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530720 if (ret < 0) {
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700721 dev_err(dev, "failed to get tx_clock\n");
Michal Simek179f7d72021-02-11 19:03:30 +0100722 goto err2;
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530723 }
Siva Durga Prasad Paladugubaa20352016-11-15 16:15:42 +0530724
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700725 if (priv->clk_en_info & RXCLK_EN) {
726 ret = clk_get_by_name(dev, "rx_clk", &priv->rx_clk);
727 if (ret < 0) {
728 dev_err(dev, "failed to get rx_clock\n");
Michal Simek179f7d72021-02-11 19:03:30 +0100729 goto err2;
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700730 }
731 }
732
Michal Simek250e05e2015-11-30 14:14:56 +0100733 priv->bus = mdio_alloc();
734 priv->bus->read = zynq_gem_miiphy_read;
735 priv->bus->write = zynq_gem_miiphy_write;
736 priv->bus->priv = priv;
Michal Simek19dfc472012-09-13 20:23:34 +0000737
Simon Glass75e534b2020-12-16 21:20:07 -0700738 ret = mdio_register_seq(priv->bus, dev_seq(dev));
Michal Simek250e05e2015-11-30 14:14:56 +0100739 if (ret)
Michal Simek049c65b2020-02-06 14:36:46 +0100740 goto err2;
741
742 ret = zynq_phy_init(dev);
743 if (ret)
Michael Walle465437c2021-02-10 22:41:57 +0100744 goto err3;
Michal Simek049c65b2020-02-06 14:36:46 +0100745
746 return ret;
Michal Simek19dfc472012-09-13 20:23:34 +0000747
Michael Walle465437c2021-02-10 22:41:57 +0100748err3:
749 mdio_unregister(priv->bus);
Michal Simek049c65b2020-02-06 14:36:46 +0100750err2:
Michal Simek049c65b2020-02-06 14:36:46 +0100751 free(priv->tx_bd);
Michal Simek179f7d72021-02-11 19:03:30 +0100752err1:
753 free(priv->rxbuffers);
Michal Simek049c65b2020-02-06 14:36:46 +0100754 return ret;
Michal Simek250e05e2015-11-30 14:14:56 +0100755}
Michal Simek19dfc472012-09-13 20:23:34 +0000756
Michal Simek250e05e2015-11-30 14:14:56 +0100757static int zynq_gem_remove(struct udevice *dev)
758{
759 struct zynq_gem_priv *priv = dev_get_priv(dev);
Michal Simek19dfc472012-09-13 20:23:34 +0000760
Michal Simek250e05e2015-11-30 14:14:56 +0100761 free(priv->phydev);
762 mdio_unregister(priv->bus);
763 mdio_free(priv->bus);
Michal Simek19dfc472012-09-13 20:23:34 +0000764
Michal Simek250e05e2015-11-30 14:14:56 +0100765 return 0;
766}
767
768static const struct eth_ops zynq_gem_ops = {
769 .start = zynq_gem_init,
770 .send = zynq_gem_send,
771 .recv = zynq_gem_recv,
Michal Simek57b02692015-12-09 14:26:48 +0100772 .free_pkt = zynq_gem_free_pkt,
Michal Simek250e05e2015-11-30 14:14:56 +0100773 .stop = zynq_gem_halt,
774 .write_hwaddr = zynq_gem_setup_mac,
Joe Hershberger7f4e5552016-01-26 11:57:03 -0600775 .read_rom_hwaddr = zynq_gem_read_rom_mac,
Michal Simek250e05e2015-11-30 14:14:56 +0100776};
Michal Simeke9ecc1c2015-11-30 13:58:36 +0100777
Simon Glassaad29ae2020-12-03 16:55:21 -0700778static int zynq_gem_of_to_plat(struct udevice *dev)
Michal Simek250e05e2015-11-30 14:14:56 +0100779{
Simon Glassfa20e932020-12-03 16:55:20 -0700780 struct eth_pdata *pdata = dev_get_plat(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100781 struct zynq_gem_priv *priv = dev_get_priv(dev);
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530782 struct ofnode_phandle_args phandle_args;
Michal Simek3c4ce3c2015-11-30 14:17:50 +0100783 const char *phy_mode;
Michal Simek250e05e2015-11-30 14:14:56 +0100784
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530785 pdata->iobase = (phys_addr_t)dev_read_addr(dev);
Michal Simek250e05e2015-11-30 14:14:56 +0100786 priv->iobase = (struct zynq_gem_regs *)pdata->iobase;
Michal Simek55ee1862016-05-30 10:43:11 +0200787 priv->mdiobase = priv->iobase;
Michal Simek250e05e2015-11-30 14:14:56 +0100788 /* Hardcode for now */
Michal Simekc6aa4132015-12-09 09:29:12 +0100789 priv->phyaddr = -1;
Michal Simek250e05e2015-11-30 14:14:56 +0100790
Michal Simek81145382018-09-20 09:42:27 +0200791 if (!dev_read_phandle_with_args(dev, "phy-handle", NULL, 0, 0,
792 &phandle_args)) {
Michal Simek8ec90662016-05-30 10:43:11 +0200793 fdt_addr_t addr;
794 ofnode parent;
795
Michal Simek81145382018-09-20 09:42:27 +0200796 debug("phy-handle does exist %s\n", dev->name);
797 priv->phyaddr = ofnode_read_u32_default(phandle_args.node,
798 "reg", -1);
799 priv->phy_of_node = phandle_args.node;
800 priv->max_speed = ofnode_read_u32_default(phandle_args.node,
801 "max-speed",
802 SPEED_1000);
Michal Simek8ec90662016-05-30 10:43:11 +0200803
804 parent = ofnode_get_parent(phandle_args.node);
805 addr = ofnode_get_addr(parent);
806 if (addr != FDT_ADDR_T_NONE) {
807 debug("MDIO bus not found %s\n", dev->name);
808 priv->mdiobase = (struct zynq_gem_regs *)addr;
809 }
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530810 }
Michal Simek250e05e2015-11-30 14:14:56 +0100811
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530812 phy_mode = dev_read_prop(dev, "phy-mode", NULL);
Michal Simek3c4ce3c2015-11-30 14:17:50 +0100813 if (phy_mode)
814 pdata->phy_interface = phy_get_interface_by_name(phy_mode);
815 if (pdata->phy_interface == -1) {
816 debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
817 return -EINVAL;
818 }
819 priv->interface = pdata->phy_interface;
820
Siva Durga Prasad Paladugu34a48e52018-07-16 18:25:45 +0530821 priv->int_pcs = dev_read_bool(dev, "is-internal-pcspma");
Siva Durga Prasad Paladugu134cfa62017-11-23 12:56:55 +0530822
Michal Simek55ee1862016-05-30 10:43:11 +0200823 printf("\nZYNQ GEM: %lx, mdio bus %lx, phyaddr %d, interface %s\n",
824 (ulong)priv->iobase, (ulong)priv->mdiobase, priv->phyaddr,
825 phy_string_for_interface(priv->interface));
Michal Simek250e05e2015-11-30 14:14:56 +0100826
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700827 priv->clk_en_info = dev_get_driver_data(dev);
828
Michal Simek250e05e2015-11-30 14:14:56 +0100829 return 0;
Michal Simek19dfc472012-09-13 20:23:34 +0000830}
Michal Simek250e05e2015-11-30 14:14:56 +0100831
832static const struct udevice_id zynq_gem_ids[] = {
T Karthik Reddy68cd67d2021-02-03 03:10:48 -0700833 { .compatible = "cdns,versal-gem", .data = RXCLK_EN },
Michal Simek250e05e2015-11-30 14:14:56 +0100834 { .compatible = "cdns,zynqmp-gem" },
835 { .compatible = "cdns,zynq-gem" },
836 { .compatible = "cdns,gem" },
837 { }
838};
839
840U_BOOT_DRIVER(zynq_gem) = {
841 .name = "zynq_gem",
842 .id = UCLASS_ETH,
843 .of_match = zynq_gem_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700844 .of_to_plat = zynq_gem_of_to_plat,
Michal Simek250e05e2015-11-30 14:14:56 +0100845 .probe = zynq_gem_probe,
846 .remove = zynq_gem_remove,
847 .ops = &zynq_gem_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700848 .priv_auto = sizeof(struct zynq_gem_priv),
Simon Glass71fa5b42020-12-03 16:55:18 -0700849 .plat_auto = sizeof(struct eth_pdata),
Michal Simek250e05e2015-11-30 14:14:56 +0100850};