Tom Rini | 8b0c8a1 | 2018-05-06 18:27:01 -0400 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0+ OR BSD-3-Clause |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 2 | /* |
| 3 | * Copyright (C) 2018, STMicroelectronics - All Rights Reserved |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 4 | */ |
| 5 | |
| 6 | #include <common.h> |
Patrick Delaunay | 1a4f7cd | 2020-04-30 16:30:21 +0200 | [diff] [blame] | 7 | #include <cpu_func.h> |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 8 | #include <dm.h> |
Simon Glass | f11478f | 2019-12-28 10:45:07 -0700 | [diff] [blame] | 9 | #include <hang.h> |
Simon Glass | 9758973 | 2020-05-10 11:40:02 -0600 | [diff] [blame] | 10 | #include <init.h> |
Simon Glass | 0f2af88 | 2020-05-10 11:40:05 -0600 | [diff] [blame] | 11 | #include <log.h> |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 12 | #include <spl.h> |
Simon Glass | 274e0b0 | 2020-05-10 11:39:56 -0600 | [diff] [blame] | 13 | #include <asm/cache.h> |
Patrick Delaunay | fc69c68 | 2018-03-20 10:54:54 +0100 | [diff] [blame] | 14 | #include <asm/io.h> |
Patrick Delaunay | aa4e685 | 2019-02-27 17:01:14 +0100 | [diff] [blame] | 15 | #include <asm/arch/sys_proto.h> |
| 16 | #include <linux/libfdt.h> |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 17 | |
| 18 | u32 spl_boot_device(void) |
| 19 | { |
Patrick Delaunay | fc69c68 | 2018-03-20 10:54:54 +0100 | [diff] [blame] | 20 | u32 boot_mode; |
| 21 | |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 22 | boot_mode = get_bootmode(); |
Patrick Delaunay | fc69c68 | 2018-03-20 10:54:54 +0100 | [diff] [blame] | 23 | |
| 24 | switch (boot_mode) { |
| 25 | case BOOT_FLASH_SD_1: |
| 26 | case BOOT_FLASH_EMMC_1: |
| 27 | return BOOT_DEVICE_MMC1; |
| 28 | case BOOT_FLASH_SD_2: |
| 29 | case BOOT_FLASH_EMMC_2: |
| 30 | return BOOT_DEVICE_MMC2; |
Patrick Delaunay | 18660a6 | 2019-02-27 17:01:12 +0100 | [diff] [blame] | 31 | case BOOT_SERIAL_UART_1: |
| 32 | case BOOT_SERIAL_UART_2: |
| 33 | case BOOT_SERIAL_UART_3: |
| 34 | case BOOT_SERIAL_UART_4: |
| 35 | case BOOT_SERIAL_UART_5: |
| 36 | case BOOT_SERIAL_UART_6: |
| 37 | case BOOT_SERIAL_UART_7: |
| 38 | case BOOT_SERIAL_UART_8: |
| 39 | return BOOT_DEVICE_UART; |
| 40 | case BOOT_SERIAL_USB_OTG: |
| 41 | return BOOT_DEVICE_USB; |
| 42 | case BOOT_FLASH_NAND_FMC: |
| 43 | return BOOT_DEVICE_NAND; |
| 44 | case BOOT_FLASH_NOR_QSPI: |
| 45 | return BOOT_DEVICE_SPI; |
Patrick Delaunay | b5a7ca2 | 2020-03-18 09:22:52 +0100 | [diff] [blame] | 46 | case BOOT_FLASH_SPINAND_1: |
| 47 | return BOOT_DEVICE_NONE; /* SPINAND not supported in SPL */ |
Patrick Delaunay | fc69c68 | 2018-03-20 10:54:54 +0100 | [diff] [blame] | 48 | } |
| 49 | |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 50 | return BOOT_DEVICE_MMC1; |
| 51 | } |
| 52 | |
Harald Seiler | 0bf7ab1 | 2020-04-15 11:33:30 +0200 | [diff] [blame] | 53 | u32 spl_mmc_boot_mode(const u32 boot_device) |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 54 | { |
| 55 | return MMCSD_MODE_RAW; |
| 56 | } |
| 57 | |
Richard Genoud | e93ee7b | 2020-10-12 16:11:09 +0200 | [diff] [blame] | 58 | #ifdef CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_USE_PARTITION |
Harald Seiler | bf16c30 | 2020-04-15 11:33:31 +0200 | [diff] [blame] | 59 | int spl_mmc_boot_partition(const u32 boot_device) |
Patrick Delaunay | fc69c68 | 2018-03-20 10:54:54 +0100 | [diff] [blame] | 60 | { |
| 61 | switch (boot_device) { |
| 62 | case BOOT_DEVICE_MMC1: |
| 63 | return CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION; |
| 64 | case BOOT_DEVICE_MMC2: |
| 65 | return CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_PARTITION_MMC2; |
| 66 | default: |
| 67 | return -EINVAL; |
| 68 | } |
| 69 | } |
Richard Genoud | e93ee7b | 2020-10-12 16:11:09 +0200 | [diff] [blame] | 70 | #endif |
Patrick Delaunay | fc69c68 | 2018-03-20 10:54:54 +0100 | [diff] [blame] | 71 | |
Patrick Delaunay | aa4e685 | 2019-02-27 17:01:14 +0100 | [diff] [blame] | 72 | #ifdef CONFIG_SPL_DISPLAY_PRINT |
| 73 | void spl_display_print(void) |
| 74 | { |
| 75 | DECLARE_GLOBAL_DATA_PTR; |
| 76 | const char *model; |
| 77 | |
| 78 | /* same code than show_board_info() but not compiled for SPL |
| 79 | * see CONFIG_DISPLAY_BOARDINFO & common/board_info.c |
| 80 | */ |
| 81 | model = fdt_getprop(gd->fdt_blob, 0, "model", NULL); |
| 82 | if (model) |
| 83 | printf("Model: %s\n", model); |
| 84 | } |
| 85 | #endif |
| 86 | |
Marek Vasut | 70f8527 | 2020-04-22 13:18:10 +0200 | [diff] [blame] | 87 | __weak int board_early_init_f(void) |
| 88 | { |
| 89 | return 0; |
| 90 | } |
| 91 | |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 92 | void board_init_f(ulong dummy) |
| 93 | { |
| 94 | struct udevice *dev; |
| 95 | int ret; |
| 96 | |
| 97 | arch_cpu_init(); |
| 98 | |
| 99 | ret = spl_early_init(); |
| 100 | if (ret) { |
| 101 | debug("spl_early_init() failed: %d\n", ret); |
| 102 | hang(); |
| 103 | } |
| 104 | |
| 105 | ret = uclass_get_device(UCLASS_CLK, 0, &dev); |
| 106 | if (ret) { |
| 107 | debug("Clock init failed: %d\n", ret); |
Patrick Delaunay | 60fa063 | 2020-04-22 14:29:10 +0200 | [diff] [blame] | 108 | hang(); |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 109 | } |
| 110 | |
| 111 | ret = uclass_get_device(UCLASS_RESET, 0, &dev); |
| 112 | if (ret) { |
| 113 | debug("Reset init failed: %d\n", ret); |
Patrick Delaunay | 60fa063 | 2020-04-22 14:29:10 +0200 | [diff] [blame] | 114 | hang(); |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 115 | } |
| 116 | |
| 117 | ret = uclass_get_device(UCLASS_PINCTRL, 0, &dev); |
| 118 | if (ret) { |
| 119 | debug("%s: Cannot find pinctrl device\n", __func__); |
Patrick Delaunay | 60fa063 | 2020-04-22 14:29:10 +0200 | [diff] [blame] | 120 | hang(); |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 121 | } |
| 122 | |
| 123 | /* enable console uart printing */ |
| 124 | preloader_console_init(); |
| 125 | |
Marek Vasut | 70f8527 | 2020-04-22 13:18:10 +0200 | [diff] [blame] | 126 | ret = board_early_init_f(); |
| 127 | if (ret) { |
| 128 | debug("board_early_init_f() failed: %d\n", ret); |
| 129 | hang(); |
| 130 | } |
| 131 | |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 132 | ret = uclass_get_device(UCLASS_RAM, 0, &dev); |
| 133 | if (ret) { |
Patrick Delaunay | bb8de08 | 2019-02-27 17:01:17 +0100 | [diff] [blame] | 134 | printf("DRAM init failed: %d\n", ret); |
| 135 | hang(); |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 136 | } |
Patrick Delaunay | 1a4f7cd | 2020-04-30 16:30:21 +0200 | [diff] [blame] | 137 | |
| 138 | /* |
| 139 | * activate cache on DDR only when DDR is fully initialized |
| 140 | * to avoid speculative access and issue in get_ram_size() |
| 141 | */ |
| 142 | if (!CONFIG_IS_ENABLED(SYS_DCACHE_OFF)) |
Patrick Delaunay | ab7d644 | 2020-09-04 12:55:19 +0200 | [diff] [blame] | 143 | mmu_set_region_dcache_behaviour(STM32_DDR_BASE, |
| 144 | CONFIG_DDR_CACHEABLE_SIZE, |
Patrick Delaunay | 1a4f7cd | 2020-04-30 16:30:21 +0200 | [diff] [blame] | 145 | DCACHE_DEFAULT_OPTION); |
| 146 | } |
| 147 | |
| 148 | void spl_board_prepare_for_boot(void) |
| 149 | { |
| 150 | dcache_disable(); |
| 151 | } |
| 152 | |
Patrick Delaunay | 3188ee9 | 2020-07-07 14:21:53 +0200 | [diff] [blame] | 153 | void spl_board_prepare_for_linux(void) |
Patrick Delaunay | 1a4f7cd | 2020-04-30 16:30:21 +0200 | [diff] [blame] | 154 | { |
| 155 | dcache_disable(); |
Patrick Delaunay | 85b5397 | 2018-03-12 10:46:10 +0100 | [diff] [blame] | 156 | } |