Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 1 | /* |
Stefan Roese | 0084032 | 2008-03-07 08:01:43 +0100 | [diff] [blame] | 2 | * (C) Copyright 2006-2008 |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 3 | * Stefan Roese, DENX Software Engineering, sr@denx.de. |
| 4 | * |
| 5 | * (C) Copyright 2006 |
| 6 | * Jacqueline Pira-Ferriol, AMCC/IBM, jpira-ferriol@fr.ibm.com |
| 7 | * Alain Saurel, AMCC/IBM, alain.saurel@fr.ibm.com |
| 8 | * |
| 9 | * This program is free software; you can redistribute it and/or |
| 10 | * modify it under the terms of the GNU General Public License as |
| 11 | * published by the Free Software Foundation; either version 2 of |
| 12 | * the License, or (at your option) any later version. |
| 13 | * |
| 14 | * This program is distributed in the hope that it will be useful, |
| 15 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 17 | * GNU General Public License for more details. |
| 18 | * |
| 19 | * You should have received a copy of the GNU General Public License |
| 20 | * along with this program; if not, write to the Free Software |
| 21 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 22 | * MA 02111-1307 USA |
| 23 | */ |
| 24 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 25 | /* |
Stefan Roese | 15adf44 | 2007-01-30 17:06:10 +0100 | [diff] [blame] | 26 | * sequoia.h - configuration for Sequoia & Rainier boards |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 27 | */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 28 | #ifndef __CONFIG_H |
| 29 | #define __CONFIG_H |
| 30 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 31 | /* |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 32 | * High Level Configuration Options |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 33 | */ |
Stefan Roese | 15adf44 | 2007-01-30 17:06:10 +0100 | [diff] [blame] | 34 | /* This config file is used for Sequoia (440EPx) and Rainier (440GRx) */ |
Stefan Roese | be6729c | 2006-09-13 13:51:58 +0200 | [diff] [blame] | 35 | #ifndef CONFIG_RAINIER |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 36 | #define CONFIG_440EPX 1 /* Specific PPC440EPx */ |
Stefan Roese | cfe5802 | 2008-06-06 15:55:21 +0200 | [diff] [blame] | 37 | #define CONFIG_HOSTNAME sequoia |
Stefan Roese | be6729c | 2006-09-13 13:51:58 +0200 | [diff] [blame] | 38 | #else |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 39 | #define CONFIG_440GRX 1 /* Specific PPC440GRx */ |
Stefan Roese | cfe5802 | 2008-06-06 15:55:21 +0200 | [diff] [blame] | 40 | #define CONFIG_HOSTNAME rainier |
Stefan Roese | be6729c | 2006-09-13 13:51:58 +0200 | [diff] [blame] | 41 | #endif |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 42 | #define CONFIG_440 1 /* ... PPC440 family */ |
| 43 | #define CONFIG_4xx 1 /* ... PPC4xx family */ |
Stefan Roese | cfe5802 | 2008-06-06 15:55:21 +0200 | [diff] [blame] | 44 | |
| 45 | /* |
| 46 | * Include common defines/options for all AMCC eval boards |
| 47 | */ |
| 48 | #include "amcc-common.h" |
| 49 | |
Jeffrey Mann | 7aa1bb2 | 2007-05-05 08:32:14 +0200 | [diff] [blame] | 50 | /* Detect Sequoia PLL input clock automatically via CPLD bit */ |
| 51 | #define CONFIG_SYS_CLK_FREQ ((in8(CFG_BCSR_BASE + 3) & 0x80) ? \ |
Jeffrey Mann | 40e77f3 | 2007-05-07 19:42:49 +0200 | [diff] [blame] | 52 | 33333333 : 33000000) |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 53 | |
Anatolij Gustschin | 05d5eca | 2008-02-21 12:52:29 +0100 | [diff] [blame] | 54 | /* |
| 55 | * Define this if you want support for video console with radeon 9200 pci card |
| 56 | * Also set TEXT_BASE to 0xFFF80000 in board/amcc/sequoia/config.mk in this case |
| 57 | */ |
| 58 | #undef CONFIG_VIDEO |
| 59 | |
| 60 | #ifdef CONFIG_VIDEO |
Stefan Roese | f372751 | 2007-10-31 17:57:52 +0100 | [diff] [blame] | 61 | /* |
| 62 | * 44x dcache supported is working now on sequoia, but we don't enable |
| 63 | * it yet since it needs further testing |
| 64 | */ |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 65 | #define CONFIG_4xx_DCACHE /* enable dcache */ |
Stefan Roese | f372751 | 2007-10-31 17:57:52 +0100 | [diff] [blame] | 66 | #endif |
| 67 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 68 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */ |
| 69 | #define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 70 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 71 | /* |
| 72 | * Base addresses -- Note these are effective addresses where the actual |
| 73 | * resources get mapped (not physical addresses). |
| 74 | */ |
Niklaus Giger | 82e9f43 | 2008-01-10 18:50:33 +0100 | [diff] [blame] | 75 | #define CFG_TLB_FOR_BOOT_FLASH 0x0003 |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 76 | #define CFG_BOOT_BASE_ADDR 0xf0000000 |
Stefan Roese | 38a9176 | 2006-11-20 20:39:52 +0100 | [diff] [blame] | 77 | #define CFG_FLASH_BASE 0xfc000000 /* start of FLASH */ |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 78 | #define CFG_NAND_ADDR 0xd0000000 /* NAND Flash */ |
| 79 | #define CFG_OCM_BASE 0xe0010000 /* ocm */ |
Igor Lisitsin | 95bcd38 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 80 | #define CFG_OCM_DATA_ADDR CFG_OCM_BASE |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 81 | #define CFG_PCI_BASE 0xe0000000 /* Internal PCI regs */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 82 | #define CFG_PCI_MEMBASE 0x80000000 /* mapped pci memory */ |
| 83 | #define CFG_PCI_MEMBASE1 CFG_PCI_MEMBASE + 0x10000000 |
| 84 | #define CFG_PCI_MEMBASE2 CFG_PCI_MEMBASE1 + 0x10000000 |
| 85 | #define CFG_PCI_MEMBASE3 CFG_PCI_MEMBASE2 + 0x10000000 |
| 86 | |
| 87 | /* Don't change either of these */ |
| 88 | #define CFG_PERIPHERAL_BASE 0xef600000 /* internal peripherals */ |
| 89 | |
| 90 | #define CFG_USB2D0_BASE 0xe0000100 |
| 91 | #define CFG_USB_DEVICE 0xe0000000 |
| 92 | #define CFG_USB_HOST 0xe0000400 |
| 93 | #define CFG_BCSR_BASE 0xc0000000 |
| 94 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 95 | /* |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 96 | * Initial RAM & stack pointer |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 97 | */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 98 | /* 440EPx/440GRx have 16KB of internal SRAM, so no need for D-Cache */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 99 | #define CFG_INIT_RAM_ADDR CFG_OCM_BASE /* OCM */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 100 | #define CFG_INIT_RAM_END (4 << 10) |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 101 | #define CFG_GBL_DATA_SIZE 256 /* num bytes initial data */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 102 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) |
Igor Lisitsin | 95bcd38 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 103 | #define CFG_INIT_SP_OFFSET CFG_POST_WORD_ADDR |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 104 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 105 | /* |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 106 | * Serial Port |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 107 | */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 108 | #define CFG_EXT_SERIAL_CLOCK 11059200 /* ext. 11.059MHz clk */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 109 | /* define this if you want console on UART1 */ |
| 110 | #undef CONFIG_UART1_CONSOLE |
| 111 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 112 | /* |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 113 | * Environment |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 114 | */ |
Stefan Roese | bbfcbb7 | 2006-09-12 20:19:10 +0200 | [diff] [blame] | 115 | #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 116 | #define CFG_ENV_IS_IN_FLASH 1 /* use FLASH for environ vars */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 117 | #else |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 118 | #define CFG_ENV_IS_IN_NAND 1 /* use NAND for environ vars */ |
| 119 | #define CFG_ENV_IS_EMBEDDED 1 /* use embedded environment */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 120 | #endif |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 121 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 122 | /* |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 123 | * FLASH related |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 124 | */ |
| 125 | #define CFG_FLASH_CFI /* The flash is CFI compatible */ |
Jean-Christophe PLAGNIOL-VILLARD | 8d94c23 | 2008-08-13 01:40:42 +0200 | [diff] [blame] | 126 | #define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 127 | |
| 128 | #define CFG_FLASH_BANKS_LIST { CFG_FLASH_BASE } |
| 129 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 130 | #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */ |
| 131 | #define CFG_MAX_FLASH_SECT 512 /* max number of sectors on one chip */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 132 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 133 | #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
| 134 | #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 135 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 136 | #define CFG_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */ |
| 137 | #define CFG_FLASH_PROTECTION 1 /* use hardware flash protection */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 138 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 139 | #define CFG_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */ |
| 140 | #define CFG_FLASH_QUIET_TEST 1 /* don't warn upon unknown flash */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 141 | |
| 142 | #ifdef CFG_ENV_IS_IN_FLASH |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 143 | #define CFG_ENV_SECT_SIZE 0x20000 /* size of one complete sector */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 144 | #define CFG_ENV_ADDR ((-CFG_MONITOR_LEN)-CFG_ENV_SECT_SIZE) |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 145 | #define CFG_ENV_SIZE 0x2000 /* Total Size of Environment Sector */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 146 | |
| 147 | /* Address and size of Redundant Environment Sector */ |
| 148 | #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR-CFG_ENV_SECT_SIZE) |
| 149 | #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE) |
| 150 | #endif |
| 151 | |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 152 | /* |
| 153 | * IPL (Initial Program Loader, integrated inside CPU) |
| 154 | * Will load first 4k from NAND (SPL) into cache and execute it from there. |
| 155 | * |
| 156 | * SPL (Secondary Program Loader) |
| 157 | * Will load special U-Boot version (NUB) from NAND and execute it. This SPL |
| 158 | * has to fit into 4kByte. It sets up the CPU and configures the SDRAM |
| 159 | * controller and the NAND controller so that the special U-Boot image can be |
| 160 | * loaded from NAND to SDRAM. |
| 161 | * |
| 162 | * NUB (NAND U-Boot) |
| 163 | * This NAND U-Boot (NUB) is a special U-Boot version which can be started |
| 164 | * from RAM. Therefore it mustn't (re-)configure the SDRAM controller. |
| 165 | * |
| 166 | * On 440EPx the SPL is copied to SDRAM before the NAND controller is |
| 167 | * set up. While still running from cache, I experienced problems accessing |
| 168 | * the NAND controller. sr - 2006-08-25 |
| 169 | */ |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 170 | #define CFG_NAND_BOOT_SPL_SRC 0xfffff000 /* SPL location */ |
| 171 | #define CFG_NAND_BOOT_SPL_SIZE (4 << 10) /* SPL size */ |
| 172 | #define CFG_NAND_BOOT_SPL_DST (CFG_OCM_BASE + (12 << 10)) /* Copy SPL here */ |
| 173 | #define CFG_NAND_U_BOOT_DST 0x01000000 /* Load NUB to this addr */ |
| 174 | #define CFG_NAND_U_BOOT_START CFG_NAND_U_BOOT_DST /* Start NUB from */ |
| 175 | /* this addr */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 176 | #define CFG_NAND_BOOT_SPL_DELTA (CFG_NAND_BOOT_SPL_SRC - CFG_NAND_BOOT_SPL_DST) |
| 177 | |
| 178 | /* |
| 179 | * Define the partitioning of the NAND chip (only RAM U-Boot is needed here) |
| 180 | */ |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 181 | #define CFG_NAND_U_BOOT_OFFS (16 << 10) /* Offset to RAM U-Boot image */ |
| 182 | #define CFG_NAND_U_BOOT_SIZE (384 << 10) /* Size of RAM U-Boot image */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 183 | |
| 184 | /* |
| 185 | * Now the NAND chip has to be defined (no autodetection used!) |
| 186 | */ |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 187 | #define CFG_NAND_PAGE_SIZE 512 /* NAND chip page size */ |
| 188 | #define CFG_NAND_BLOCK_SIZE (16 << 10) /* NAND chip block size */ |
| 189 | #define CFG_NAND_PAGE_COUNT 32 /* NAND chip page count */ |
| 190 | #define CFG_NAND_BAD_BLOCK_POS 5 /* Location of bad block marker */ |
| 191 | #undef CFG_NAND_4_ADDR_CYCLE /* No fourth addr used (<=32MB) */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 192 | |
Stefan Roese | 3798a6d | 2007-06-01 15:29:04 +0200 | [diff] [blame] | 193 | #define CFG_NAND_ECCSIZE 256 |
| 194 | #define CFG_NAND_ECCBYTES 3 |
| 195 | #define CFG_NAND_ECCSTEPS (CFG_NAND_PAGE_SIZE / CFG_NAND_ECCSIZE) |
| 196 | #define CFG_NAND_OOBSIZE 16 |
| 197 | #define CFG_NAND_ECCTOTAL (CFG_NAND_ECCBYTES * CFG_NAND_ECCSTEPS) |
| 198 | #define CFG_NAND_ECCPOS {0, 1, 2, 3, 6, 7} |
| 199 | |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 200 | #ifdef CFG_ENV_IS_IN_NAND |
Stefan Roese | bbfcbb7 | 2006-09-12 20:19:10 +0200 | [diff] [blame] | 201 | /* |
| 202 | * For NAND booting the environment is embedded in the U-Boot image. Please take |
| 203 | * look at the file board/amcc/sequoia/u-boot-nand.lds for details. |
| 204 | */ |
| 205 | #define CFG_ENV_SIZE CFG_NAND_BLOCK_SIZE |
| 206 | #define CFG_ENV_OFFSET (CFG_NAND_U_BOOT_OFFS + CFG_ENV_SIZE) |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 207 | #define CFG_ENV_OFFSET_REDUND (CFG_ENV_OFFSET + CFG_ENV_SIZE) |
| 208 | #endif |
| 209 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 210 | /* |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 211 | * DDR SDRAM |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 212 | */ |
| 213 | #define CFG_MBYTES_SDRAM (256) /* 256MB */ |
Stefan Roese | 5684da0 | 2007-01-05 10:38:05 +0100 | [diff] [blame] | 214 | #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 215 | #define CONFIG_DDR_DATA_EYE /* use DDR2 optimization */ |
Stefan Roese | 5684da0 | 2007-01-05 10:38:05 +0100 | [diff] [blame] | 216 | #endif |
Stefan Roese | a13709f | 2008-03-26 10:14:11 +0100 | [diff] [blame] | 217 | #define CFG_MEM_TOP_HIDE (4 << 10) /* don't use last 4kbytes */ |
| 218 | /* 440EPx errata CHIP 11 */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 219 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 220 | /* |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 221 | * I2C |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 222 | */ |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 223 | #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 224 | |
| 225 | #define CFG_I2C_MULTI_EEPROMS |
| 226 | #define CFG_I2C_EEPROM_ADDR (0xa8>>1) |
| 227 | #define CFG_I2C_EEPROM_ADDR_LEN 1 |
| 228 | #define CFG_EEPROM_PAGE_WRITE_ENABLE |
| 229 | #define CFG_EEPROM_PAGE_WRITE_BITS 3 |
| 230 | #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 10 |
| 231 | |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 232 | /* I2C SYSMON (LM75, AD7414 is almost compatible) */ |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 233 | #define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */ |
| 234 | #define CONFIG_DTT_AD7414 1 /* use AD7414 */ |
| 235 | #define CONFIG_DTT_SENSORS {0} /* Sensor addresses */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 236 | #define CFG_DTT_MAX_TEMP 70 |
| 237 | #define CFG_DTT_LOW_TEMP -30 |
| 238 | #define CFG_DTT_HYSTERESIS 3 |
| 239 | |
Stefan Roese | cfe5802 | 2008-06-06 15:55:21 +0200 | [diff] [blame] | 240 | /* |
| 241 | * Default environment variables |
| 242 | */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 243 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Stefan Roese | cfe5802 | 2008-06-06 15:55:21 +0200 | [diff] [blame] | 244 | CONFIG_AMCC_DEF_ENV \ |
| 245 | CONFIG_AMCC_DEF_ENV_POWERPC \ |
| 246 | CONFIG_AMCC_DEF_ENV_PPC_OLD \ |
| 247 | CONFIG_AMCC_DEF_ENV_NOR_UPD \ |
| 248 | CONFIG_AMCC_DEF_ENV_NAND_UPD \ |
Stefan Roese | 38a9176 | 2006-11-20 20:39:52 +0100 | [diff] [blame] | 249 | "kernel_addr=FC000000\0" \ |
| 250 | "ramdisk_addr=FC180000\0" \ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 251 | "" |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 252 | |
| 253 | #define CONFIG_M88E1111_PHY 1 |
| 254 | #define CONFIG_IBM_EMAC4_V4 1 |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 255 | #define CONFIG_PHY_ADDR 0 /* PHY address, See schematics */ |
| 256 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 257 | #define CONFIG_PHY_RESET 1 /* reset phy upon startup */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 258 | #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */ |
| 259 | |
| 260 | #define CONFIG_HAS_ETH0 |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 261 | #define CONFIG_HAS_ETH1 1 /* add support for "eth1addr" */ |
| 262 | #define CONFIG_PHY1_ADDR 1 |
| 263 | |
| 264 | /* USB */ |
Stefan Roese | be6729c | 2006-09-13 13:51:58 +0200 | [diff] [blame] | 265 | #ifdef CONFIG_440EPX |
Matthias Fuchs | 12985f8 | 2007-11-09 15:37:53 +0100 | [diff] [blame] | 266 | #define CONFIG_USB_OHCI_NEW |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 267 | #define CONFIG_USB_STORAGE |
Matthias Fuchs | 12985f8 | 2007-11-09 15:37:53 +0100 | [diff] [blame] | 268 | #define CFG_OHCI_BE_CONTROLLER |
| 269 | |
| 270 | #undef CFG_USB_OHCI_BOARD_INIT |
| 271 | #define CFG_USB_OHCI_CPU_INIT 1 |
| 272 | #define CFG_USB_OHCI_REGS_BASE CFG_USB_HOST |
| 273 | #define CFG_USB_OHCI_SLOT_NAME "ppc440" |
| 274 | #define CFG_USB_OHCI_MAX_ROOT_PORTS 15 |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 275 | |
| 276 | /* Comment this out to enable USB 1.1 device */ |
| 277 | #define USB_2_0_DEVICE |
| 278 | |
Stefan Roese | be6729c | 2006-09-13 13:51:58 +0200 | [diff] [blame] | 279 | #endif /* CONFIG_440EPX */ |
| 280 | |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 281 | /* Partitions */ |
| 282 | #define CONFIG_MAC_PARTITION |
| 283 | #define CONFIG_DOS_PARTITION |
| 284 | #define CONFIG_ISO_PARTITION |
| 285 | |
Jon Loeliger | 49851be | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 286 | /* |
Stefan Roese | cfe5802 | 2008-06-06 15:55:21 +0200 | [diff] [blame] | 287 | * Commands additional to the ones defined in amcc-common.h |
Jon Loeliger | 5c4ddae | 2007-07-10 10:12:10 -0500 | [diff] [blame] | 288 | */ |
Jon Loeliger | 49851be | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 289 | #define CONFIG_CMD_DTT |
Jon Loeliger | 49851be | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 290 | #define CONFIG_CMD_FAT |
Jon Loeliger | 49851be | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 291 | #define CONFIG_CMD_NAND |
Jon Loeliger | 49851be | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 292 | #define CONFIG_CMD_PCI |
Jon Loeliger | 49851be | 2007-07-04 22:33:30 -0500 | [diff] [blame] | 293 | #define CONFIG_CMD_SDRAM |
| 294 | |
| 295 | #ifdef CONFIG_440EPX |
| 296 | #define CONFIG_CMD_USB |
| 297 | #endif |
| 298 | |
Stefan Roese | fa840e3 | 2007-08-16 10:18:33 +0200 | [diff] [blame] | 299 | #ifndef CONFIG_RAINIER |
| 300 | #define CFG_POST_FPU_ON CFG_POST_FPU |
| 301 | #else |
| 302 | #define CFG_POST_FPU_ON 0 |
| 303 | #endif |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 304 | |
Igor Lisitsin | 95bcd38 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 305 | /* POST support */ |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 306 | #define CONFIG_POST (CFG_POST_CACHE | \ |
Igor Lisitsin | 95bcd38 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 307 | CFG_POST_CPU | \ |
Sergei Poselenov | 3190dbe | 2007-07-05 08:17:37 +0200 | [diff] [blame] | 308 | CFG_POST_ETHER | \ |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 309 | CFG_POST_FPU_ON | \ |
| 310 | CFG_POST_I2C | \ |
| 311 | CFG_POST_MEMORY | \ |
| 312 | CFG_POST_SPR | \ |
| 313 | CFG_POST_UART) |
Igor Lisitsin | 95bcd38 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 314 | |
| 315 | #define CFG_POST_WORD_ADDR (CFG_GBL_DATA_OFFSET - 0x4) |
| 316 | #define CONFIG_LOGBUFFER |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 317 | #define CFG_POST_CACHE_ADDR 0x7fff0000 /* free virtual address */ |
Igor Lisitsin | 95bcd38 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 318 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 319 | #define CFG_CONSOLE_IS_IN_ENV /* Otherwise it catches logbuffer as output */ |
Igor Lisitsin | 95bcd38 | 2007-03-28 19:06:19 +0400 | [diff] [blame] | 320 | |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 321 | #define CONFIG_SUPPORT_VFAT |
| 322 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 323 | /* |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 324 | * PCI stuff |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 325 | */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 326 | /* General PCI */ |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 327 | #define CONFIG_PCI /* include pci support */ |
| 328 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
| 329 | #define CFG_PCI_CACHE_LINE_SIZE 0 /* to avoid problems with PNP */ |
| 330 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 331 | #define CFG_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to */ |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 332 | /* CFG_PCI_MEMBASE */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 333 | /* Board-specific PCI */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 334 | #define CFG_PCI_TARGET_INIT |
| 335 | #define CFG_PCI_MASTER_INIT |
| 336 | |
| 337 | #define CFG_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */ |
| 338 | #define CFG_PCI_SUBSYS_ID 0xcafe /* Whatever */ |
| 339 | |
| 340 | /* |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 341 | * External Bus Controller (EBC) Setup |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 342 | */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 343 | |
| 344 | /* |
| 345 | * On Sequoia CS0 and CS3 are switched when configuring for NAND booting |
| 346 | */ |
| 347 | #if !defined(CONFIG_NAND_U_BOOT) && !defined(CONFIG_NAND_SPL) |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 348 | #define CFG_NAND_CS 3 /* NAND chip connected to CSx */ |
| 349 | /* Memory Bank 0 (NOR-FLASH) initialization */ |
Stefan Roese | 41b2b3b | 2007-02-19 08:23:15 +0100 | [diff] [blame] | 350 | #define CFG_EBC_PB0AP 0x03017200 |
Stefan Roese | 423b1c6 | 2007-03-24 15:55:58 +0100 | [diff] [blame] | 351 | #define CFG_EBC_PB0CR (CFG_FLASH_BASE | 0xda000) |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 352 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 353 | /* Memory Bank 3 (NAND-FLASH) initialization */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 354 | #define CFG_EBC_PB3AP 0x018003c0 |
Stefan Roese | 423b1c6 | 2007-03-24 15:55:58 +0100 | [diff] [blame] | 355 | #define CFG_EBC_PB3CR (CFG_NAND_ADDR | 0x1c000) |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 356 | #else |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 357 | #define CFG_NAND_CS 0 /* NAND chip connected to CSx */ |
| 358 | /* Memory Bank 3 (NOR-FLASH) initialization */ |
Stefan Roese | 41b2b3b | 2007-02-19 08:23:15 +0100 | [diff] [blame] | 359 | #define CFG_EBC_PB3AP 0x03017200 |
Stefan Roese | 423b1c6 | 2007-03-24 15:55:58 +0100 | [diff] [blame] | 360 | #define CFG_EBC_PB3CR (CFG_FLASH_BASE | 0xda000) |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 361 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 362 | /* Memory Bank 0 (NAND-FLASH) initialization */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 363 | #define CFG_EBC_PB0AP 0x018003c0 |
Stefan Roese | 423b1c6 | 2007-03-24 15:55:58 +0100 | [diff] [blame] | 364 | #define CFG_EBC_PB0CR (CFG_NAND_ADDR | 0x1c000) |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 365 | #endif |
| 366 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 367 | /* Memory Bank 2 (CPLD) initialization */ |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 368 | #define CFG_EBC_PB2AP 0x24814580 |
Stefan Roese | 423b1c6 | 2007-03-24 15:55:58 +0100 | [diff] [blame] | 369 | #define CFG_EBC_PB2CR (CFG_BCSR_BASE | 0x38000) |
Stefan Roese | 42fbddd | 2006-09-07 11:51:23 +0200 | [diff] [blame] | 370 | |
Stefan Roese | fa25747 | 2007-10-15 11:29:33 +0200 | [diff] [blame] | 371 | #define CFG_BCSR5_PCI66EN 0x80 |
| 372 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 373 | /* |
Stefan Roese | 3cdd3fd | 2006-10-20 14:28:52 +0200 | [diff] [blame] | 374 | * NAND FLASH |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 375 | */ |
Stefan Roese | 3cdd3fd | 2006-10-20 14:28:52 +0200 | [diff] [blame] | 376 | #define CFG_MAX_NAND_DEVICE 1 |
| 377 | #define NAND_MAX_CHIPS 1 |
| 378 | #define CFG_NAND_BASE (CFG_NAND_ADDR + CFG_NAND_CS) |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 379 | #define CFG_NAND_SELECT_DEVICE 1 /* nand driver supports mutipl. chips */ |
Stefan Roese | 3cdd3fd | 2006-10-20 14:28:52 +0200 | [diff] [blame] | 380 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 381 | /* |
Lawrence R. Johnson | 1e8db03 | 2008-01-04 02:11:56 -0500 | [diff] [blame] | 382 | * PPC440 GPIO Configuration |
| 383 | */ |
| 384 | /* test-only: take GPIO init from pcs440ep ???? in config file */ |
| 385 | #define CFG_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \ |
| 386 | { \ |
| 387 | /* GPIO Core 0 */ \ |
| 388 | {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 EBC_ADDR(7) DMA_REQ(2) */ \ |
| 389 | {GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 EBC_ADDR(6) DMA_ACK(2) */ \ |
| 390 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO2 EBC_ADDR(5) DMA_EOT/TC(2) */ \ |
| 391 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO3 EBC_ADDR(4) DMA_REQ(3) */ \ |
| 392 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO4 EBC_ADDR(3) DMA_ACK(3) */ \ |
| 393 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO5 EBC_ADDR(2) DMA_EOT/TC(3) */ \ |
| 394 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO6 EBC_CS_N(1) */ \ |
| 395 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 EBC_CS_N(2) */ \ |
| 396 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 EBC_CS_N(3) */ \ |
| 397 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 EBC_CS_N(4) */ \ |
| 398 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 EBC_CS_N(5) */ \ |
| 399 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO11 EBC_BUS_ERR */ \ |
| 400 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO12 */ \ |
| 401 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO13 */ \ |
| 402 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO14 */ \ |
| 403 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO15 */ \ |
| 404 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO16 GMCTxD(4) */ \ |
| 405 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO17 GMCTxD(5) */ \ |
| 406 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO18 GMCTxD(6) */ \ |
| 407 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO19 GMCTxD(7) */ \ |
| 408 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO20 RejectPkt0 */ \ |
| 409 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO21 RejectPkt1 */ \ |
| 410 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO22 */ \ |
| 411 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO23 SCPD0 */ \ |
| 412 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO24 GMCTxD(2) */ \ |
| 413 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO25 GMCTxD(3) */ \ |
| 414 | {GPIO0_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO26 */ \ |
| 415 | {GPIO0_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO27 EXT_EBC_REQ USB2D_RXERROR */ \ |
| 416 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO28 USB2D_TXVALID */ \ |
| 417 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO29 EBC_EXT_HDLA USB2D_PAD_SUSPNDM */ \ |
| 418 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO30 EBC_EXT_ACK USB2D_XCVRSELECT*/ \ |
| 419 | {GPIO0_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO31 EBC_EXR_BUSREQ USB2D_TERMSELECT*/ \ |
| 420 | }, \ |
| 421 | { \ |
| 422 | /* GPIO Core 1 */ \ |
| 423 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO32 USB2D_OPMODE0 EBC_DATA(2) */ \ |
| 424 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO33 USB2D_OPMODE1 EBC_DATA(3) */ \ |
Steven A. Falco | 7bf9cc6 | 2008-08-06 15:42:52 -0400 | [diff] [blame] | 425 | {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO34 UART0_8PIN_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \ |
| 426 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \ |
| 427 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO36 UART0_CTS_N EBC_DATA(0) UART3_SIN*/ \ |
| 428 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_1}, /* GPIO37 UART0_RTS_N EBC_DATA(1) UART3_SOUT*/ \ |
| 429 | {GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_8PIN_DTR_N UART1_SOUT */ \ |
| 430 | {GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_8PIN_RI_N UART1_SIN */ \ |
Lawrence R. Johnson | 1e8db03 | 2008-01-04 02:11:56 -0500 | [diff] [blame] | 431 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 UIC_IRQ(0) */ \ |
| 432 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 UIC_IRQ(1) */ \ |
| 433 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 UIC_IRQ(2) */ \ |
| 434 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 UIC_IRQ(3) */ \ |
| 435 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO44 UIC_IRQ(4) DMA_ACK(1) */ \ |
| 436 | {GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO45 UIC_IRQ(6) DMA_EOT/TC(1) */ \ |
| 437 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO46 UIC_IRQ(7) DMA_REQ(0) */ \ |
| 438 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO47 UIC_IRQ(8) DMA_ACK(0) */ \ |
| 439 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO48 UIC_IRQ(9) DMA_EOT/TC(0) */ \ |
| 440 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \ |
| 441 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 Unselect via TraceSelect Bit */ \ |
| 442 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO51 Unselect via TraceSelect Bit */ \ |
| 443 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO52 Unselect via TraceSelect Bit */ \ |
| 444 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 Unselect via TraceSelect Bit */ \ |
| 445 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO54 Unselect via TraceSelect Bit */ \ |
| 446 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO55 Unselect via TraceSelect Bit */ \ |
| 447 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO56 Unselect via TraceSelect Bit */ \ |
| 448 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \ |
| 449 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \ |
| 450 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \ |
| 451 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \ |
| 452 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO61 Unselect via TraceSelect Bit */ \ |
| 453 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO62 Unselect via TraceSelect Bit */ \ |
| 454 | {GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 Unselect via TraceSelect Bit */ \ |
| 455 | } \ |
| 456 | } |
| 457 | |
Anatolij Gustschin | 05d5eca | 2008-02-21 12:52:29 +0100 | [diff] [blame] | 458 | #ifdef CONFIG_VIDEO |
| 459 | #define CONFIG_BIOSEMU /* x86 bios emulator for vga bios */ |
| 460 | #define CONFIG_ATI_RADEON_FB /* use radeon framebuffer driver */ |
| 461 | #define VIDEO_IO_OFFSET 0xe8000000 |
| 462 | #define CFG_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET |
| 463 | #define CONFIG_VIDEO_SW_CURSOR |
| 464 | #define CONFIG_VIDEO_LOGO |
| 465 | #define CONFIG_CFB_CONSOLE |
| 466 | #define CONFIG_SPLASH_SCREEN |
| 467 | #define CONFIG_VGA_AS_SINGLE_DEVICE |
| 468 | #define CONFIG_CMD_BMP |
| 469 | #endif |
| 470 | |
Larry Johnson | f35b86b | 2008-01-18 21:49:05 -0500 | [diff] [blame] | 471 | #endif /* __CONFIG_H */ |